Design of Low-Power Reduction-Trees in Parallel Multipliers
Multiplications occur frequently in digital signal processing systems, communication systems, and other application specific integrated circuits. Multipliers, being relatively complex units, are deciding factors to the overall speed, area, and power consumption of digital computers. The diversity of...
Main Author: | Oskuii, Saeeid Tahmasbi |
---|---|
Format: | Doctoral Thesis |
Language: | English |
Published: |
Norges teknisk-naturvitenskapelige universitet, Fakultet for informasjonsteknologi, matematikk og elektroteknikk
2008
|
Subjects: | |
Online Access: | http://urn.kb.se/resolve?urn=urn:nbn:no:ntnu:diva-1958 http://nbn-resolving.de/urn:isbn:978-82-471-7166-0 |
Similar Items
-
Design and Analysis of Hybrid Tree Multipliers for Reduction of Partial Products
by: Safia Bibi, et al.
Published: (2018-07-01) -
HIGH PERFORMANCE WALLACE TREE MULTIPLIER USING IMPROVED ADDER
by: Meenali Janveja, et al.
Published: (2017-04-01) -
Design and Simulation of a Nanoscale Threshold-Logic Multiplier
by: Mawahib Hussein Sulieman, et al.
Published: (2019-05-01) -
EXPERIMENTAL STUDIES ON MULTI-OPERAND ADDERS
by: S. D. Thabah, et al.
Published: (2017-06-01) -
CNTFET BASED NOVEL 14T ADDER CELL FOR LOW POWER COMPUTATION
by: Balaji Ramakrishna S, et al.
Published: (2017-10-01)