Ultra-Low Power Input Driver for High-ResolutionDiscrete-Time Σ∆ Modulator
This thesis presents the design of an input driver for ultra-low power sigmadelta modulator. High resolution Σ∆ ADCs are becoming more and more usefulin ultra-low power medical applications. Therefore, reducing supply voltage andpower starts a new chanllenges both at architecture as well as circuit...
Main Author: | |
---|---|
Format: | Others |
Language: | English |
Published: |
Linköpings universitet, Elektroniska komponenter
2013
|
Online Access: | http://urn.kb.se/resolve?urn=urn:nbn:se:liu:diva-94560 |
id |
ndltd-UPSALLA1-oai-DiVA.org-liu-94560 |
---|---|
record_format |
oai_dc |
spelling |
ndltd-UPSALLA1-oai-DiVA.org-liu-945602013-06-28T04:08:17ZUltra-Low Power Input Driver for High-ResolutionDiscrete-Time Σ∆ ModulatorengZhang, YumiaoLinköpings universitet, Elektroniska komponenterLinköpings universitet, Tekniska högskolan2013This thesis presents the design of an input driver for ultra-low power sigmadelta modulator. High resolution Σ∆ ADCs are becoming more and more usefulin ultra-low power medical applications. Therefore, reducing supply voltage andpower starts a new chanllenges both at architecture as well as circuit performancelevel. Three input drivers are presented in this thesis making use of operationalamplifiers with the class AB buffers as output stage.In the thesis, the building blocks of the input buffer are described in detail.Two different designs are included in the thesis in order to achieve the specificationunder different conditions of the input signal. The specifications are 90 dB Signalto-Noiseand Distortion Ratio (SNDR) and 4 µW of the power consumption. Atwo stage achitectures with different building blocks is investigated. The buildingblocks are a single stage fully differential amplifier as the first stage and a classAB behavior unity gain buffer as the second stage. Design comparison is basedon the simulation results. The reasons for the different designs are mainly causedby design constraints, the input signal voltage level and the stability. Designconstraints are because of the trade-offs among structure of the building block,transistor threshold voltage and low power supply voltage. At the end of thisthesis project, we achieved 90dB SNDR in the first design by using Folded-VoltageFollower (FVF) structure in transistor level and an improved performance designin the second design. low power, weak inversion, input driver, class AB, amplifier, rail-to-rail, output swingStudent thesisinfo:eu-repo/semantics/bachelorThesistexthttp://urn.kb.se/resolve?urn=urn:nbn:se:liu:diva-94560Linköping Studies in Science and Technology. Thesis, 0280-7971application/pdfinfo:eu-repo/semantics/openAccess |
collection |
NDLTD |
language |
English |
format |
Others
|
sources |
NDLTD |
description |
This thesis presents the design of an input driver for ultra-low power sigmadelta modulator. High resolution Σ∆ ADCs are becoming more and more usefulin ultra-low power medical applications. Therefore, reducing supply voltage andpower starts a new chanllenges both at architecture as well as circuit performancelevel. Three input drivers are presented in this thesis making use of operationalamplifiers with the class AB buffers as output stage.In the thesis, the building blocks of the input buffer are described in detail.Two different designs are included in the thesis in order to achieve the specificationunder different conditions of the input signal. The specifications are 90 dB Signalto-Noiseand Distortion Ratio (SNDR) and 4 µW of the power consumption. Atwo stage achitectures with different building blocks is investigated. The buildingblocks are a single stage fully differential amplifier as the first stage and a classAB behavior unity gain buffer as the second stage. Design comparison is basedon the simulation results. The reasons for the different designs are mainly causedby design constraints, the input signal voltage level and the stability. Designconstraints are because of the trade-offs among structure of the building block,transistor threshold voltage and low power supply voltage. At the end of thisthesis project, we achieved 90dB SNDR in the first design by using Folded-VoltageFollower (FVF) structure in transistor level and an improved performance designin the second design. === low power, weak inversion, input driver, class AB, amplifier, rail-to-rail, output swing |
author |
Zhang, Yumiao |
spellingShingle |
Zhang, Yumiao Ultra-Low Power Input Driver for High-ResolutionDiscrete-Time Σ∆ Modulator |
author_facet |
Zhang, Yumiao |
author_sort |
Zhang, Yumiao |
title |
Ultra-Low Power Input Driver for High-ResolutionDiscrete-Time Σ∆ Modulator |
title_short |
Ultra-Low Power Input Driver for High-ResolutionDiscrete-Time Σ∆ Modulator |
title_full |
Ultra-Low Power Input Driver for High-ResolutionDiscrete-Time Σ∆ Modulator |
title_fullStr |
Ultra-Low Power Input Driver for High-ResolutionDiscrete-Time Σ∆ Modulator |
title_full_unstemmed |
Ultra-Low Power Input Driver for High-ResolutionDiscrete-Time Σ∆ Modulator |
title_sort |
ultra-low power input driver for high-resolutiondiscrete-time σ∆ modulator |
publisher |
Linköpings universitet, Elektroniska komponenter |
publishDate |
2013 |
url |
http://urn.kb.se/resolve?urn=urn:nbn:se:liu:diva-94560 |
work_keys_str_mv |
AT zhangyumiao ultralowpowerinputdriverforhighresolutiondiscretetimesmodulator |
_version_ |
1716590292664057856 |