Testing and Logic Optimization Techniques for Systems on Chip
Today it is possible to integrate more than one billion transistors onto a single chip. This has enabled implementation of complex functionality in hand held gadgets, but handling such complexity is far from trivial. The challenges of handling this complexity are mostly related to the design and tes...
Main Author: | |
---|---|
Format: | Doctoral Thesis |
Language: | English |
Published: |
Linköpings universitet, Programvara och system
2012
|
Online Access: | http://urn.kb.se/resolve?urn=urn:nbn:se:liu:diva-84806 http://nbn-resolving.de/urn:isbn:978-91-7519-742-5 |
id |
ndltd-UPSALLA1-oai-DiVA.org-liu-84806 |
---|---|
record_format |
oai_dc |
spelling |
ndltd-UPSALLA1-oai-DiVA.org-liu-848062013-01-08T13:09:59ZTesting and Logic Optimization Techniques for Systems on ChipengBengtsson, TomasLinköpings universitet, Programvara och systemLinköpings universitet, Tekniska högskolanLinköping2012Today it is possible to integrate more than one billion transistors onto a single chip. This has enabled implementation of complex functionality in hand held gadgets, but handling such complexity is far from trivial. The challenges of handling this complexity are mostly related to the design and testing of the digital components of these chips. A number of well-researched disciplines must be employed in the efficient design of large and complex chips. These include utilization of several abstraction levels, design of appropriate architectures, several different classes of optimization methods, and development of testing techniques. This thesis contributes mainly to the areas of design optimization and testing methods. In the area of testing this thesis contributes methods for testing of on-chip links connecting different clock domains. This includes testing for defects that introduce unacceptable delay, lead to excessive crosstalk and cause glitches, which can produce errors. We show how pure digital components can be used to detect such defects and how the tests can be scheduled efficiently. To manage increasing test complexity, another contribution proposes to raise theabstraction level of fault models from logic level to system level. A set of system level faultmodels for a NoC-switch is proposed and evaluated to demonstrate their potential. In the area of design optimization, this thesis focuses primarily on logic optimization. Two contributions for Boolean decomposition are presented. The first one is a fast heuristic algorithm that finds non-disjoint decompositions for Boolean functions. This algorithm operates on a Binary Decision Diagram. The other contribution is a fast algorithm for detecting whether a function is likely to benefit from optimization for architectures with a gate depth of three with an XOR-gate as the third gate. Doctoral thesis, monographinfo:eu-repo/semantics/doctoralThesistexthttp://urn.kb.se/resolve?urn=urn:nbn:se:liu:diva-84806urn:isbn:978-91-7519-742-5Linköping Studies in Science and Technology. Dissertations, 0345-7524 ; 1490application/pdfinfo:eu-repo/semantics/openAccess |
collection |
NDLTD |
language |
English |
format |
Doctoral Thesis |
sources |
NDLTD |
description |
Today it is possible to integrate more than one billion transistors onto a single chip. This has enabled implementation of complex functionality in hand held gadgets, but handling such complexity is far from trivial. The challenges of handling this complexity are mostly related to the design and testing of the digital components of these chips. A number of well-researched disciplines must be employed in the efficient design of large and complex chips. These include utilization of several abstraction levels, design of appropriate architectures, several different classes of optimization methods, and development of testing techniques. This thesis contributes mainly to the areas of design optimization and testing methods. In the area of testing this thesis contributes methods for testing of on-chip links connecting different clock domains. This includes testing for defects that introduce unacceptable delay, lead to excessive crosstalk and cause glitches, which can produce errors. We show how pure digital components can be used to detect such defects and how the tests can be scheduled efficiently. To manage increasing test complexity, another contribution proposes to raise theabstraction level of fault models from logic level to system level. A set of system level faultmodels for a NoC-switch is proposed and evaluated to demonstrate their potential. In the area of design optimization, this thesis focuses primarily on logic optimization. Two contributions for Boolean decomposition are presented. The first one is a fast heuristic algorithm that finds non-disjoint decompositions for Boolean functions. This algorithm operates on a Binary Decision Diagram. The other contribution is a fast algorithm for detecting whether a function is likely to benefit from optimization for architectures with a gate depth of three with an XOR-gate as the third gate. |
author |
Bengtsson, Tomas |
spellingShingle |
Bengtsson, Tomas Testing and Logic Optimization Techniques for Systems on Chip |
author_facet |
Bengtsson, Tomas |
author_sort |
Bengtsson, Tomas |
title |
Testing and Logic Optimization Techniques for Systems on Chip |
title_short |
Testing and Logic Optimization Techniques for Systems on Chip |
title_full |
Testing and Logic Optimization Techniques for Systems on Chip |
title_fullStr |
Testing and Logic Optimization Techniques for Systems on Chip |
title_full_unstemmed |
Testing and Logic Optimization Techniques for Systems on Chip |
title_sort |
testing and logic optimization techniques for systems on chip |
publisher |
Linköpings universitet, Programvara och system |
publishDate |
2012 |
url |
http://urn.kb.se/resolve?urn=urn:nbn:se:liu:diva-84806 http://nbn-resolving.de/urn:isbn:978-91-7519-742-5 |
work_keys_str_mv |
AT bengtssontomas testingandlogicoptimizationtechniquesforsystemsonchip |
_version_ |
1716510689695105024 |