A Synthesizable VHDL Behavioral Model of A DSP On Chip Emulation Unit
This thesis describes the VHDL behavioral model design of a DSP On Chip Emulation Unit. The prototype of this design is the OnCE port of the Motorola DSP56002. Capabilities of this On Chip Emulation Unit are accessible through four pins, which allows the user to step through a program, to set the b...
Main Author: | Li, Qingsen |
---|---|
Format: | Others |
Language: | English |
Published: |
Linköpings universitet, Institutionen för systemteknik
2003
|
Subjects: | |
Online Access: | http://urn.kb.se/resolve?urn=urn:nbn:se:liu:diva-1723 |
Similar Items
-
VHDL-implementering av GMSK-demodulatorer för DARC i FPGA.
by: Engström, Fredrik
Published: (2003) -
GALS,Design och simulering för FPGA med VHDL
by: Ek, Tobias
Published: (2004) -
Implementation of a Serial Communication Interface for a Signal Processor
by: Eriksson, Jens, et al.
Published: (2003) -
Implementering av en adaptiv kanalutjämnare för undervattenskommunikation
by: Carlström, Johan
Published: (2003) -
Behavioral model of an address generation unit
by: Gustafsson, Henrik
Published: (2003)