Characterization, Clock Tree Synthesis and Power Grid Dimensioning in SiLago Framework
A hardware design methodology or platform is complete if it has the capabilities to successfully implement clock tree, predict the power consumption for cases like best and worst Parasitic Interconnect Corners (RC Corners), supply power to every standard cell, etc.This thesis has tried to solve the...
Main Author: | Prasad, Rohit |
---|---|
Format: | Others |
Language: | English |
Published: |
KTH, Skolan för elektroteknik och datavetenskap (EECS)
2019
|
Subjects: | |
Online Access: | http://urn.kb.se/resolve?urn=urn:nbn:se:kth:diva-247794 |
Similar Items
-
Rate Flexible Soft Decision Viterbi Decoder using SiLago
by: Baliga, Naveen Bantwal
Published: (2021) -
Global clock distribution in the SiLago platform
by: Altayó, Jordi
Published: (2020) -
Mutual Impact between Clock Gating and High Level Synthesis in Reconfigurable Hardware Accelerators
by: Francesco Ratto, et al.
Published: (2021-01-01) -
Design and Scenario Verification of Grid Management System in Power Grid Enterprise
by: PEI Luyao
Published: (2020-12-01) -
Case Studies on Clock Gating and Local Routign for VLSI Clock Mesh
by: Ramakrishnan, Sundararajan
Published: (2010)