Single chip variable rate viterbi decoder of constraint length K = 5
This thesis presents a fully self-testable integrated circuit (IC) variable-rate Viterbi decoder of constraint length K = 5. The chip is designed to decode convolutional codes ranging from rate 7/8 to 1/4, derived from the same rate 1/2 mother code. The architecture of the Viterbi decoder is bit-...
Main Author: | Bonek, Peter |
---|---|
Format: | Others |
Language: | English |
Published: |
2009
|
Online Access: | http://hdl.handle.net/2429/4924 |
Similar Items
-
Single chip variable rate viterbi decoder of constraint length K = 5
by: Bonek, Peter
Published: (2009) -
Flexible Constraint Length Viterbi Decoders On Large Wire-area Interconnection Topologies
by: Garga, Ganesh
Published: (2010) -
A state-reduction Viterbi decoder for convolutional code with large constraint length
by: Sheng-Shian Wang, et al.
Published: (2002) -
The Design and Implementation of a Viterbi Decoder Chip
by: Chen, Horng-Sheng, et al.
Published: (1997) -
A Bound on Viterbi Decoder Error Burst Length
by: Curry, S. J., et al.
Published: (1976)