Deadline-aware Memory Scheduler and Governor for Heterogeneous Processors
碩士 === 國立臺灣科技大學 === 電機工程系 === 106 === Mobile systems are usually equipped with heterogeneous processors and memories to trade off power and performance. The energy-efficient scheduling of such system is difficulty from two folders: tasks executed on such system with the end-to-end deadline and with...
Main Authors: | , |
---|---|
Other Authors: | |
Format: | Others |
Language: | en_US |
Published: |
2018
|
Online Access: | http://ndltd.ncl.edu.tw/handle/fxhvx7 |
id |
ndltd-TW-106NTUS5442037 |
---|---|
record_format |
oai_dc |
spelling |
ndltd-TW-106NTUS54420372019-05-16T00:15:36Z http://ndltd.ncl.edu.tw/handle/fxhvx7 Deadline-aware Memory Scheduler and Governor for Heterogeneous Processors 異質處理器之截止期限感知的記憶體管理 Xue-Xin He 何學昕 碩士 國立臺灣科技大學 電機工程系 106 Mobile systems are usually equipped with heterogeneous processors and memories to trade off power and performance. The energy-efficient scheduling of such system is difficulty from two folders: tasks executed on such system with the end-to-end deadline and with varied power consumption from the heterogeneous component. A deadline-aware scheduler is proposed to deal with the performance degradation from memory bandwidth contention. A DVFS governor to manage processors and memory, and the run-time memory overclocking reclaiming is presented to minimize the energy consumption while maintaining the performance. Evaluation results show considerable schedulability and energy conservation using this framework. Ya-Shu Chen 陳雅淑 2018 學位論文 ; thesis 36 en_US |
collection |
NDLTD |
language |
en_US |
format |
Others
|
sources |
NDLTD |
description |
碩士 === 國立臺灣科技大學 === 電機工程系 === 106 === Mobile systems are usually equipped with heterogeneous processors and memories to trade off power and performance. The energy-efficient scheduling of such system is difficulty from two folders: tasks executed on such system with the end-to-end deadline and with varied power consumption from the heterogeneous component. A deadline-aware scheduler is proposed to deal with the performance degradation from memory bandwidth contention. A DVFS governor to manage processors and memory, and the run-time memory overclocking reclaiming is presented to minimize the energy consumption while maintaining the performance. Evaluation results show considerable schedulability and energy conservation using this framework.
|
author2 |
Ya-Shu Chen |
author_facet |
Ya-Shu Chen Xue-Xin He 何學昕 |
author |
Xue-Xin He 何學昕 |
spellingShingle |
Xue-Xin He 何學昕 Deadline-aware Memory Scheduler and Governor for Heterogeneous Processors |
author_sort |
Xue-Xin He |
title |
Deadline-aware Memory Scheduler and Governor for Heterogeneous Processors |
title_short |
Deadline-aware Memory Scheduler and Governor for Heterogeneous Processors |
title_full |
Deadline-aware Memory Scheduler and Governor for Heterogeneous Processors |
title_fullStr |
Deadline-aware Memory Scheduler and Governor for Heterogeneous Processors |
title_full_unstemmed |
Deadline-aware Memory Scheduler and Governor for Heterogeneous Processors |
title_sort |
deadline-aware memory scheduler and governor for heterogeneous processors |
publishDate |
2018 |
url |
http://ndltd.ncl.edu.tw/handle/fxhvx7 |
work_keys_str_mv |
AT xuexinhe deadlineawarememoryschedulerandgovernorforheterogeneousprocessors AT héxuéxīn deadlineawarememoryschedulerandgovernorforheterogeneousprocessors AT xuexinhe yìzhìchùlǐqìzhījiézhǐqīxiàngǎnzhīdejìyìtǐguǎnlǐ AT héxuéxīn yìzhìchùlǐqìzhījiézhǐqīxiàngǎnzhīdejìyìtǐguǎnlǐ |
_version_ |
1719163937719582720 |