Low Resolution/ Power With Tracking System All-Digital Phase Locked Loop
碩士 === 國立中山大學 === 資訊工程學系研究所 === 106 === This All-Digital phase-locked loop uses TSMC90nm process. It uses digital frequency detector and successive approximation register to control the digitally controlled oscillator as well as some control units. This all-digital phase-locked loop has the followin...
Main Authors: | , |
---|---|
Other Authors: | |
Format: | Others |
Language: | zh-TW |
Published: |
2018
|
Online Access: | http://ndltd.ncl.edu.tw/handle/x7jt7e |
id |
ndltd-TW-106NSYS5392033 |
---|---|
record_format |
oai_dc |
spelling |
ndltd-TW-106NSYS53920332019-05-16T00:30:05Z http://ndltd.ncl.edu.tw/handle/x7jt7e Low Resolution/ Power With Tracking System All-Digital Phase Locked Loop 低解析度低功耗搭配追蹤系統之全數位鎖相迴路 Shan-yang Xie 謝善揚 碩士 國立中山大學 資訊工程學系研究所 106 This All-Digital phase-locked loop uses TSMC90nm process. It uses digital frequency detector and successive approximation register to control the digitally controlled oscillator as well as some control units. This all-digital phase-locked loop has the following characteristics: 1. The digitally controlled oscillator uses the low power schmitt trigger inverter as a delay element to reduce power consumption and reduce output jitter. 2. Resolution is divided into 6-bit coarse-tuning and 5-bit fine-tuning , coarse delay time range covers the fine delay time, through the delay component to give the least significant bit resolution 3. The use of improved successive approximation register , can solve the process, voltage and temperature conditions can not continue to track the lock caused by all-digital phase-locked loop deadlock problem, so that the entire phase-locked loop after the lock can continue to do the circuit Locked after tracking. The supply voltage is 1 V. The reference frequency is 20 MHz. The output frequency can achieve from 250 MHz to 1 GHz. The power consumption is 0.438 mW at 1GHz. The simulation of the jitter is 26.7 ps at 1 GHz. Ko-Chi Kuo 郭可驥 2018 學位論文 ; thesis 59 zh-TW |
collection |
NDLTD |
language |
zh-TW |
format |
Others
|
sources |
NDLTD |
description |
碩士 === 國立中山大學 === 資訊工程學系研究所 === 106 === This All-Digital phase-locked loop uses TSMC90nm process. It uses digital frequency detector and successive approximation register to control the digitally controlled oscillator as well as some control units.
This all-digital phase-locked loop has the following characteristics:
1. The digitally controlled oscillator uses the low power schmitt trigger inverter as a delay element to reduce power consumption and reduce output jitter.
2. Resolution is divided into 6-bit coarse-tuning and 5-bit fine-tuning , coarse delay time range covers the fine delay time, through the delay component to give the least significant bit resolution
3. The use of improved successive approximation register , can solve the process, voltage and temperature conditions can not continue to track the lock caused by all-digital phase-locked loop deadlock problem, so that the entire phase-locked loop after the lock can continue to do the circuit Locked after tracking.
The supply voltage is 1 V. The reference frequency is 20 MHz. The output frequency can achieve from 250 MHz to 1 GHz. The power consumption is 0.438 mW at 1GHz. The simulation of the jitter is 26.7 ps at 1 GHz.
|
author2 |
Ko-Chi Kuo |
author_facet |
Ko-Chi Kuo Shan-yang Xie 謝善揚 |
author |
Shan-yang Xie 謝善揚 |
spellingShingle |
Shan-yang Xie 謝善揚 Low Resolution/ Power With Tracking System All-Digital Phase Locked Loop |
author_sort |
Shan-yang Xie |
title |
Low Resolution/ Power With Tracking System All-Digital Phase Locked Loop |
title_short |
Low Resolution/ Power With Tracking System All-Digital Phase Locked Loop |
title_full |
Low Resolution/ Power With Tracking System All-Digital Phase Locked Loop |
title_fullStr |
Low Resolution/ Power With Tracking System All-Digital Phase Locked Loop |
title_full_unstemmed |
Low Resolution/ Power With Tracking System All-Digital Phase Locked Loop |
title_sort |
low resolution/ power with tracking system all-digital phase locked loop |
publishDate |
2018 |
url |
http://ndltd.ncl.edu.tw/handle/x7jt7e |
work_keys_str_mv |
AT shanyangxie lowresolutionpowerwithtrackingsystemalldigitalphaselockedloop AT xièshànyáng lowresolutionpowerwithtrackingsystemalldigitalphaselockedloop AT shanyangxie dījiěxīdùdīgōnghàodāpèizhuīzōngxìtǒngzhīquánshùwèisuǒxiānghuílù AT xièshànyáng dījiěxīdùdīgōnghàodāpèizhuīzōngxìtǒngzhīquánshùwèisuǒxiānghuílù |
_version_ |
1719165872418848768 |