Fast-Locking All-Digital Phase-Locked Loop with Parallel Processing TDC and Interpolated DCO
碩士 === 國立交通大學 === 電機工程學系 === 106 === Phase-locked loops (PLL) generate a stable clock signal as a reference siganl to ensure circuits operate correctly. Nowadays, PLLs are widely used for SOC applications, such as wireless communication synthesizers, so it is indispensable in many applications. The...
Main Authors: | Fan, Sheng-Kai, 范盛凱 |
---|---|
Other Authors: | Hung, Chung-Chih |
Format: | Others |
Language: | zh-TW |
Published: |
2017
|
Online Access: | http://ndltd.ncl.edu.tw/handle/5sm43m |
Similar Items
-
A Fast-Locking All-Digital PLL with 1ps resolution TDC using Calibrated Time Amplifier and Interpolation DCO
by: Hua, Yi-Hsiang, et al.
Published: (2015) -
All-Digital Phase-Locked Loops with Multiple-Delay Switching TDC
by: Lin, Cheng-Chung, et al.
Published: (2016) -
All Digital Phase Lock Loop Using Signal-Edge-Trigger DCO
by: Jen-Chieh Liu, et al.
Published: (2006) -
An All-Digital Phase-Locked Loop with Dual-Mode Low-Power TDC
by: Wu, Bo-You, et al.
Published: (2018) -
An All-Digital Phase-Lock Loop with Logic Gate-Based Tunable Active Inductor DCO
by: Ming-Tai Chuang, et al.