Debug System for ESL Design and Trap Handler Architecture on CASLAB-GPU
碩士 === 國立成功大學 === 電腦與通信工程研究所 === 106 === Electronic System Level (ESL) design let developers fulfill hardware co-simulated with software in early design stage of SoC platform. In order to have an efficient design with testing, building a debug system on simulation platform is necessary. It can be di...
Main Authors: | Yu-HanChin, 金育涵 |
---|---|
Other Authors: | Chung-Ho Chen |
Format: | Others |
Language: | zh-TW |
Published: |
2018
|
Online Access: | http://ndltd.ncl.edu.tw/handle/zf86hd |
Similar Items
-
Architecture Support for Shared Virtual Address Space on CASLAB-GPU
by: Kuan-LinHuang, et al.
Published: (2018) -
GPU Warp Scheduling Using Memory Stall Sampling on CASLAB-GPUSIM
by: Chien-MingChiu, et al.
Published: (2017) -
Architecture Exploration and Optimization of CASLAB-GPUSIM Memory Subsystem
by: Bo-XiangZeng, et al.
Published: (2017) -
Optimization of Workgroup Scheduling on CASLAB-GPUSIM
by: Sen-ChihTsai, et al.
Published: (2017) -
Interactive Design and Debugging of GPU-based Volume Visualizations
by: Meyer-Spradow, Jennis, et al.
Published: (2010)