All-Digital CMOS Digital-to-Time Converter with Improved Resolution
碩士 === 國立高雄第一科技大學 === 電子工程系碩士班 === 105 === An all-digital CMOS digital-to-time converter (DTC) with improved resolution is presented in this dissertation. The circuit includes pulse generator (PG), pulse-expanding circuit (PEC) and time subtractor (TS). The main block in this architecture, PEC, is b...
Main Authors: | , |
---|---|
Other Authors: | |
Format: | Others |
Language: | zh-TW |
Published: |
2017
|
Online Access: | http://ndltd.ncl.edu.tw/handle/27bs52 |
id |
ndltd-TW-105NKIT0428007 |
---|---|
record_format |
oai_dc |
spelling |
ndltd-TW-105NKIT04280072019-05-15T23:32:17Z http://ndltd.ncl.edu.tw/handle/27bs52 All-Digital CMOS Digital-to-Time Converter with Improved Resolution 具改善解析度之全數位CMOS數位至時間轉換器 LIN, YOU-TING 林祐廷 碩士 國立高雄第一科技大學 電子工程系碩士班 105 An all-digital CMOS digital-to-time converter (DTC) with improved resolution is presented in this dissertation. The circuit includes pulse generator (PG), pulse-expanding circuit (PEC) and time subtractor (TS). The main block in this architecture, PEC, is based on binary-weighted scheme which is constituted by 2-to-1 MUXs and pulse-expanding units. The improved-capacitance method is applied in this pulse-expanding unit to improve resolution and PVT variation. In addition, we improved the linearity of pulse-expanding value through symmetrical layout. The all-digital 4-bit CMOS digital-to-time converter was implemented in 0.35-µm TSMC CMOS process and occupied 0.037mm2. The resolution is simulated as 11.5ps, integral nonlinearity as 0.3LSB and the power consumption simulated at a sampling rate of 1MHz was 0.14mW. CHEN, CHUN-CHI 陳俊吉 2017 學位論文 ; thesis 86 zh-TW |
collection |
NDLTD |
language |
zh-TW |
format |
Others
|
sources |
NDLTD |
description |
碩士 === 國立高雄第一科技大學 === 電子工程系碩士班 === 105 === An all-digital CMOS digital-to-time converter (DTC) with improved resolution is presented in this dissertation. The circuit includes pulse generator (PG), pulse-expanding circuit (PEC) and time subtractor (TS). The main block in this architecture, PEC, is based on binary-weighted scheme which is constituted by 2-to-1 MUXs and pulse-expanding units. The improved-capacitance method is applied in this pulse-expanding unit to improve resolution and PVT variation. In addition, we improved the linearity of pulse-expanding value through symmetrical layout. The all-digital 4-bit CMOS digital-to-time converter was implemented in 0.35-µm TSMC CMOS process and occupied 0.037mm2. The resolution is simulated as 11.5ps, integral nonlinearity as 0.3LSB and the power consumption simulated at a sampling rate of 1MHz was 0.14mW.
|
author2 |
CHEN, CHUN-CHI |
author_facet |
CHEN, CHUN-CHI LIN, YOU-TING 林祐廷 |
author |
LIN, YOU-TING 林祐廷 |
spellingShingle |
LIN, YOU-TING 林祐廷 All-Digital CMOS Digital-to-Time Converter with Improved Resolution |
author_sort |
LIN, YOU-TING |
title |
All-Digital CMOS Digital-to-Time Converter with Improved Resolution |
title_short |
All-Digital CMOS Digital-to-Time Converter with Improved Resolution |
title_full |
All-Digital CMOS Digital-to-Time Converter with Improved Resolution |
title_fullStr |
All-Digital CMOS Digital-to-Time Converter with Improved Resolution |
title_full_unstemmed |
All-Digital CMOS Digital-to-Time Converter with Improved Resolution |
title_sort |
all-digital cmos digital-to-time converter with improved resolution |
publishDate |
2017 |
url |
http://ndltd.ncl.edu.tw/handle/27bs52 |
work_keys_str_mv |
AT linyouting alldigitalcmosdigitaltotimeconverterwithimprovedresolution AT línyòutíng alldigitalcmosdigitaltotimeconverterwithimprovedresolution AT linyouting jùgǎishànjiěxīdùzhīquánshùwèicmosshùwèizhìshíjiānzhuǎnhuànqì AT línyòutíng jùgǎishànjiěxīdùzhīquánshùwèicmosshùwèizhìshíjiānzhuǎnhuànqì |
_version_ |
1719148886245769216 |