Heterogeneous chip power delivery modeling and co-synthesis for practical 3DIC realization

碩士 === 國立交通大學 === 電子研究所 === 105 === Three dimensional IC (3DIC) is becoming practical in today's consumer electronics designs. However, one major problem remains in design synthesis and flow: how to model heterogeneous die(s) with major logic die for power synthesis and signoff. This work provi...

Full description

Bibliographic Details
Main Authors: Liao, Wei-Hsun, 廖偉勛
Other Authors: Chen, Hung-Ming
Format: Others
Language:en_US
Published: 2017
Online Access:http://ndltd.ncl.edu.tw/handle/02757335338624606899
id ndltd-TW-105NCTU5428080
record_format oai_dc
spelling ndltd-TW-105NCTU54280802017-09-05T04:21:45Z http://ndltd.ncl.edu.tw/handle/02757335338624606899 Heterogeneous chip power delivery modeling and co-synthesis for practical 3DIC realization 異質晶片之電源供應網路模型化並應用於三維積體電路之實際電路共同合成實體化之研究 Liao, Wei-Hsun 廖偉勛 碩士 國立交通大學 電子研究所 105 Three dimensional IC (3DIC) is becoming practical in today's consumer electronics designs. However, one major problem remains in design synthesis and flow: how to model heterogeneous die(s) with major logic die for power synthesis and signoff. This work provides a realistic model and principle for heterogeneous die’s power network for 3DICs. It is based on given abstract or early stage information like bump location and power consumption from the provider. Our work also uses this model to synthesize power network with bottom logic die in the design flow. The result is DRC clean power network without IR and EM violation for all power domains. First, we analyze the location and power consumption of power bump for heterogeneous die(s). Second, according to previous analysis, we decide the stripe location and power sink location of heterogeneous die’s model by a clustering method. After the initial model is synthesized, we convert it to a node graph with corresponding resistance of via and metal layer, also nodal voltages. Third, the model is optimized by using Sequential Linear Programming (SLP) to adjust stripe width. It will improve the model iteratively until the target IR-Drop is met. Furthermore, our work will create a pseudo DEF of the proposed model to be incorporated with the commercial tool for verification. We experiment on a real case from design house containing a 3D DRAM stack to demonstrate the effectiveness of this cross-layer realization. Results show that we can save 34% metal layer usage in one of the power domains in our case by using proposed methodology. Chen, Hung-Ming 陳宏明 2017 學位論文 ; thesis 22 en_US
collection NDLTD
language en_US
format Others
sources NDLTD
description 碩士 === 國立交通大學 === 電子研究所 === 105 === Three dimensional IC (3DIC) is becoming practical in today's consumer electronics designs. However, one major problem remains in design synthesis and flow: how to model heterogeneous die(s) with major logic die for power synthesis and signoff. This work provides a realistic model and principle for heterogeneous die’s power network for 3DICs. It is based on given abstract or early stage information like bump location and power consumption from the provider. Our work also uses this model to synthesize power network with bottom logic die in the design flow. The result is DRC clean power network without IR and EM violation for all power domains. First, we analyze the location and power consumption of power bump for heterogeneous die(s). Second, according to previous analysis, we decide the stripe location and power sink location of heterogeneous die’s model by a clustering method. After the initial model is synthesized, we convert it to a node graph with corresponding resistance of via and metal layer, also nodal voltages. Third, the model is optimized by using Sequential Linear Programming (SLP) to adjust stripe width. It will improve the model iteratively until the target IR-Drop is met. Furthermore, our work will create a pseudo DEF of the proposed model to be incorporated with the commercial tool for verification. We experiment on a real case from design house containing a 3D DRAM stack to demonstrate the effectiveness of this cross-layer realization. Results show that we can save 34% metal layer usage in one of the power domains in our case by using proposed methodology.
author2 Chen, Hung-Ming
author_facet Chen, Hung-Ming
Liao, Wei-Hsun
廖偉勛
author Liao, Wei-Hsun
廖偉勛
spellingShingle Liao, Wei-Hsun
廖偉勛
Heterogeneous chip power delivery modeling and co-synthesis for practical 3DIC realization
author_sort Liao, Wei-Hsun
title Heterogeneous chip power delivery modeling and co-synthesis for practical 3DIC realization
title_short Heterogeneous chip power delivery modeling and co-synthesis for practical 3DIC realization
title_full Heterogeneous chip power delivery modeling and co-synthesis for practical 3DIC realization
title_fullStr Heterogeneous chip power delivery modeling and co-synthesis for practical 3DIC realization
title_full_unstemmed Heterogeneous chip power delivery modeling and co-synthesis for practical 3DIC realization
title_sort heterogeneous chip power delivery modeling and co-synthesis for practical 3dic realization
publishDate 2017
url http://ndltd.ncl.edu.tw/handle/02757335338624606899
work_keys_str_mv AT liaoweihsun heterogeneouschippowerdeliverymodelingandcosynthesisforpractical3dicrealization
AT liàowěixūn heterogeneouschippowerdeliverymodelingandcosynthesisforpractical3dicrealization
AT liaoweihsun yìzhìjīngpiànzhīdiànyuángōngyīngwǎnglùmóxínghuàbìngyīngyòngyúsānwéijītǐdiànlùzhīshíjìdiànlùgòngtónghéchéngshítǐhuàzhīyánjiū
AT liàowěixūn yìzhìjīngpiànzhīdiànyuángōngyīngwǎnglùmóxínghuàbìngyīngyòngyúsānwéijītǐdiànlùzhīshíjìdiànlùgòngtónghéchéngshítǐhuàzhīyánjiū
_version_ 1718526767512158208