Analysis of the Multi-Vt FD-SOI MOSFETs and SRAM Application
碩士 === 國立成功大學 === 奈米積體電路工程碩士學位學程 === 105 === As CMOS technology industry continues to scale, especially at sub 22 nm node, many physical limitations mostly related to short channel effect (SCE), such as drain-induced barrier lowering and hot carrier effect, have surfaced. The mainstream solution is...
Main Authors: | Jheng-YiChen, 陳政邑 |
---|---|
Other Authors: | Meng-Hsueh Chiang |
Format: | Others |
Language: | en_US |
Published: |
2018
|
Online Access: | http://ndltd.ncl.edu.tw/handle/z8s355 |
Similar Items
-
The Research of Silicon Film Thickness in FD SOI MOSFET
by: Jian-Yuan Shen, et al.
Published: (2003) -
Characterization of RF Noise in UTBB FD-SOI MOSFET
by: Pragya Kushwaha, et al.
Published: (2016-01-01) -
Y-Function Analysis of the Low Temperature Behavior of Ultrathin Film FD SOI MOSFETs
by: A. Karsenty, et al.
Published: (2014-01-01) -
Usage and Limitation of Standard Mobility Models for TCAD Simulation of Nanoscaled FD-SOI MOSFETs
by: A. Ciprut, et al.
Published: (2015-01-01) -
High-speed low-power 0.5-V 28-nm FD-SOI 5T-cell SRAMs
by: Shaik, Khajaahmad
Published: (2016)