Capacitive Coupling Wireless Testing Application on Probe Card
碩士 === 國立中興大學 === 資訊科學與工程學系 === 105 === Abstract According to Moore’s Law, the manufacture of semi-conduction is going to face the bottleneck. The Fabrications as TSMC, UMC and Memory Fabrications as Micron, NAYA, are pursuing for low cost and high output now. In wafer manufacture process, testing...
Main Authors: | Fu-Chi Ou, 歐富吉 |
---|---|
Other Authors: | 黃德成 |
Format: | Others |
Language: | en_US |
Published: |
2016
|
Online Access: | http://ndltd.ncl.edu.tw/handle/29122285606355542016 |
Similar Items
-
Unclean Probe Card and RW Probe Card Performance & Analysis for Probing wafer test(Au bump)
by: kody Lin, et al.
Published: (2009) -
Improvement of the Probe Card Test Environment
by: Wen-sheng Liao, et al.
Published: (2009) -
Research of Semiconductor Test Probe Card Service Quality – Probe Card Supplier A as an Example Summary
by: YU,JIN-CHANG, et al.
Published: (2017) -
Development and testing of a micromachined probe card
by: Rosamond, Mark
Published: (2009) -
Coplanar Capacitive Coupled Probe Fed Ultra-Wideband Microstrip Antennas
by: Veeresh, Kasabegoudar G
Published: (2010)