Design and Analysis of Digital to Analog Converter
碩士 === 中原大學 === 電子工程研究所 === 105 === In this paper, a 6-bit 1 GS/s folded R-2R ladder-based current-steering Digital-to-Analog Converter is designed. Design platform is TSMC 0.18μm 1P6M CMOS process. At 1.8 power supply, the power consumption simulation results is 1.93mW. The DNL is ±0.08LSB, the INL...
Main Authors: | Bo-Han Chiu, 邱柏翰 |
---|---|
Other Authors: | Chun-Chieh Chen |
Format: | Others |
Language: | zh-TW |
Published: |
2017
|
Online Access: | http://ndltd.ncl.edu.tw/handle/8mez93 |
Similar Items
-
Design and Application of Analog-to-Digital Converters and Digital-to-Analog Converters
by: Yu-Lun Chang, et al.
Published: (2010) -
A Study of An Analog-to-Digital Converter Integrated Circuit Design
by: Jeng-Han Tsai, et al.
Published: (2000) -
Design and Implementation of an Array Digital-to-Analog Converter and the Pipelined Analog-to-Digital Converter
by: Jonathan Hsia, et al.
Published: (2017) -
Design and Implementation of Energy Efficient Successive-Approximation Analog-to-Digital Converters
by: Han-Chiang Lin, et al.
Published: (2013) -
Design of Digital to Analog Converter
by: Li-Yu Lin, et al.