Optimized Two-layer Power-ground Mesh Layout for Power Integrity Improvement on Wafer-level Package
碩士 === 國立臺灣大學 === 電信工程學研究所 === 104 === The next generation wafer-level packaging technology suffers from serious signal and power integrity issues due to lower re-distribution layer (RDL). Because of serious parasitic effects caused by the high-density lower RDL traces, the robust power delivery net...
Main Authors: | Tsung-Yi Kuo, 郭宗益 |
---|---|
Other Authors: | 吳瑞北 |
Format: | Others |
Language: | zh-TW |
Published: |
2016
|
Online Access: | http://ndltd.ncl.edu.tw/handle/16601295981385016256 |
Similar Items
-
The Integration of Power and Ground Line Layout Design in Multi-Layer Substrate for Ball Grid Array Package
by: Hsiu-Yuan Hung, et al.
Published: (2015) -
The Optimization of Photolithography in Wafer Level packaging
by: CHEN. HUNG-RU, et al.
Published: (2016) -
The study of cutting optimization for wafer level packaging
by: Chien-Chih Tsai, et al.
Published: (2013) -
Silicon Wafer Level Package Technique for High Power Light-Emitting Diodes
by: Sin-HuaHo, et al.
Published: (2012) -
Electromagnetic Modeling of Packaging Layout in Power Electronic Modules
by: Siddabattula, Kalyan C.
Published: (2014)