An All-Digital Clock and Data Recovery Circuit with Bandwidth Calibration
碩士 === 國立臺灣大學 === 電子工程學研究所 === 104 === This thesis describes the design and implementation of an all-digital clock and data recovery circuit (ADCDR) with bandwidth calibration for 9.5 gigabit/s operation. The proposed architecture achieves constant jitter transfer bandwidth independent of data trans...
Main Authors: | Yu-Syuan Du, 杜昱璇 |
---|---|
Other Authors: | Shen-Iuan Liu |
Format: | Others |
Language: | en_US |
Published: |
2016
|
Online Access: | http://ndltd.ncl.edu.tw/handle/29974491710040039724 |
Similar Items
-
Design and Application of All-Digital Clock and Data Recovery Circuit
by: Chi-Shuang Oulee, et al.
Published: (2008) -
Design and Implementation of All-Digital Clock and Data Recovery Circuit
by: Chi Min Chiu, et al.
Published: (2010) -
An All-Digital Burst-Mode Clock and Data Recovery Circuit
by: Li-Wei Guo, et al.
Published: (2014) -
All-Digital Spread Spectrum Clock Generator with Self-Calibrated Bandwidth and De-Spreading Clock Generator
by: Shih-Han Ku, et al.
Published: (2012) -
Design of All-Digital Burst-Mode Clock and Data Recovery Circuit
by: Chang, Han-Ju, et al.
Published: (2014)