Co-Optimization of Memory BIST Grouping and Test Scheduling under Power Constraints
碩士 === 中原大學 === 電子工程研究所 === 104 === Built-in self-test (BIST) is a well-known design technique for the embedded memory verification and fixing problem. As the chip design becomes more complex, the test time also becomes longer, which directly affects the cost of the testing. In addition to the test...
Main Authors: | Chang-Han Yeh, 葉昌翰 |
---|---|
Other Authors: | Shih-Hsu Huang |
Format: | Others |
Language: | zh-TW |
Published: |
2016
|
Online Access: | http://ndltd.ncl.edu.tw/handle/76d799 |
Similar Items
-
3D IC Memory BIST Design and Test Scheduling under Power Constraints
by: Yen-Chun Ko, et al.
Published: (2017) -
Embedded Memory Test Scheduling forSOC under Power Constraint
by: YenFu Lin, et al.
Published: (2002) -
Processor-Programmable Memory BIST Framework for System-on-Chip
by: Chun-Wen Yeh, et al.
Published: (2001) -
A Low-Power BIST Scheme Using Weight-Aware Scan Grouping and Scheduling for Automotive ICs
by: Kwonhyoung Lee, et al.
Published: (2021-01-01) -
3D IC Test Scheduling under Power and Test Pads Constraints
by: Ming-Hsuan Hsu, et al.
Published: (2016)