RTL Design Debugging and Verification by Formal Semantic Modeling and Inference of Design Knowledge
碩士 === 國立臺灣大學 === 電機工程學研究所 === 103 === RTL (Register Transaction Level) design debugging and verification is always a challenging problem. Traditionally, the research of debugging used to insert MUX (Multiplexer) into design to find the bugs. However, because of the complexity and designer’s des...
Main Authors: | Chia-Hung Lin, 林佳鴻 |
---|---|
Other Authors: | Chung-Yang Huang |
Format: | Others |
Language: | en_US |
Published: |
2015
|
Online Access: | http://ndltd.ncl.edu.tw/handle/98589654600987059328 |
Similar Items
-
FAE: Autoencoder-Based Failure Binning of RTL Designs for Verification and Debugging
by: Shen, Cheng-Hsien, et al.
Published: (2018) -
Machine-Learning Based Failure Binning for Debugging RTL Designs
by: Hsu, Chia-Hao, et al.
Published: (2017) -
RTL Design Debugging Techniques for FSM-based Error Models
by: Ling-Ya Ni, et al.
Published: (2013) -
AUTOMATED CORRECTNESS CONDITION GENERATION FOR FORMAL VERIFICATION OF SYNTHESIZED RTL DESIGNS
by: MANSOURI, NAZANIN
Published: (2001) -
RTL2RTL Formal Equivalence: Boosting the Design Confidence
by: M V Achutha Kiran Kumar, et al.
Published: (2014-07-01)