A High-Speed Two-Step Binary-Search Assisted Time-Interleaved SAR ADC
碩士 === 國立中山大學 === 資訊工程學系研究所 === 103 === In this thesis, a 10-bit binary search assisted time-interleaved SAR ADC operating in 250Ms/s sampling rate with 1.2 supply voltage is presented. The ADC adopt TSMC 90nm process and can be used for receiving in front-end chip of wireless communication system....
Main Authors: | Meng-hsun Chung, 鍾孟勳 |
---|---|
Other Authors: | Ko-Chi Kuo |
Format: | Others |
Language: | zh-TW |
Published: |
2015
|
Online Access: | http://ndltd.ncl.edu.tw/handle/n6jsr8 |
Similar Items
-
A 10-bit 250MS/s Two-Step Binary-Search Assisted Time-Interleaved SAR ADC
by: Hui-wen Huang, et al.
Published: (2015) -
A High-Speed Time-Interleaved SAR ADC
by: Wei-Chia Huang, et al.
Published: (2016) -
High-Speed and Energy-Efficient Time-Interleaved SAR ADC
by: Shih-Wei Wu, et al.
Published: (2016) -
Low-Skew High-Speed Low-Power Four-Channel Time-Interleaved SAR ADC
by: Mi-Ti Yang, et al.
Published: (2016) -
Interchannel Mismatch Calibration Techniques for Time-Interleaved SAR ADCs
by: Mojtaba Bagheri, et al.
Published: (2021-01-01)