The Implementation of Chinese Remainder Theorem and Residue Number System on Altera DE4
碩士 === 逢甲大學 === 資訊工程學系 === 103 === Residue Number System improves the delay of operation. It can be used to solve many problems (e.g., digital signal processor (DSP) [1][2], finite impulse response filter (FIR)[3][4][5] , image and cryptography ). The conversion process from residue number to binar...
Main Authors: | , |
---|---|
Other Authors: | |
Format: | Others |
Language: | zh-TW |
Published: |
2015
|
Online Access: | http://ndltd.ncl.edu.tw/handle/83723572526266391170 |
id |
ndltd-TW-103FCU05392070 |
---|---|
record_format |
oai_dc |
spelling |
ndltd-TW-103FCU053920702016-07-31T04:22:36Z http://ndltd.ncl.edu.tw/handle/83723572526266391170 The Implementation of Chinese Remainder Theorem and Residue Number System on Altera DE4 於Altera DE-4上實現中國餘數定理與餘數系統 Po-Yu Chen 陳柏佑 碩士 逢甲大學 資訊工程學系 103 Residue Number System improves the delay of operation. It can be used to solve many problems (e.g., digital signal processor (DSP) [1][2], finite impulse response filter (FIR)[3][4][5] , image and cryptography ). The conversion process from residue number to binary/decimal number system is very demanding. There are three convert methods. One is Look-up-Table (LUT), another is Mix-Radix-Convert (MRC) [9] and the other is Chinese-Residue-Theorem (CRT)[10][11]. LUT requires lots of memory. But its conversion time is the fastest. Mix-Radix-Convert is a linear operation. So its conversion time is the slowest. MRC hardware cost is the smallest. CRT conversion time is better than MRC, but slower than LUT. We select CRT for converting residue number system to binary/decimal number system in this paper. Conversion time will be affected for two reasons. One is number of moduli set, the other is the feature of moduli set. The moduli set we select is {2^n – 1, 2^n , 2^n + 1}[12][13]. Because this moduli set reduces computational complexity. The Altera DE4 supports many devices. It is very suitable to simulate resource-constrained device. We use FPGA on the board to implement and verify the Chinese-Residue-theorem and Residue Number System. De-Sheng Chen 陳德生 2015 學位論文 ; thesis 46 zh-TW |
collection |
NDLTD |
language |
zh-TW |
format |
Others
|
sources |
NDLTD |
description |
碩士 === 逢甲大學 === 資訊工程學系 === 103 === Residue Number System improves the delay of operation. It can be used to solve many problems (e.g., digital signal processor (DSP) [1][2], finite impulse response filter (FIR)[3][4][5] , image and cryptography ).
The conversion process from residue number to binary/decimal number system is very demanding. There are three convert methods. One is Look-up-Table (LUT), another is Mix-Radix-Convert (MRC) [9] and the other is Chinese-Residue-Theorem (CRT)[10][11]. LUT requires lots of memory. But its conversion time is the fastest. Mix-Radix-Convert is a linear operation. So its conversion time is the slowest. MRC hardware cost is the smallest. CRT conversion time is better than MRC, but slower than LUT. We select CRT for converting residue number system to binary/decimal number system in this paper.
Conversion time will be affected for two reasons. One is number of moduli set, the other is the feature of moduli set. The moduli set we select is {2^n – 1, 2^n , 2^n + 1}[12][13]. Because this moduli set reduces computational complexity.
The Altera DE4 supports many devices. It is very suitable to simulate resource-constrained device. We use FPGA on the board to implement and verify the Chinese-Residue-theorem and Residue Number System.
|
author2 |
De-Sheng Chen |
author_facet |
De-Sheng Chen Po-Yu Chen 陳柏佑 |
author |
Po-Yu Chen 陳柏佑 |
spellingShingle |
Po-Yu Chen 陳柏佑 The Implementation of Chinese Remainder Theorem and Residue Number System on Altera DE4 |
author_sort |
Po-Yu Chen |
title |
The Implementation of Chinese Remainder Theorem and Residue Number System on Altera DE4 |
title_short |
The Implementation of Chinese Remainder Theorem and Residue Number System on Altera DE4 |
title_full |
The Implementation of Chinese Remainder Theorem and Residue Number System on Altera DE4 |
title_fullStr |
The Implementation of Chinese Remainder Theorem and Residue Number System on Altera DE4 |
title_full_unstemmed |
The Implementation of Chinese Remainder Theorem and Residue Number System on Altera DE4 |
title_sort |
implementation of chinese remainder theorem and residue number system on altera de4 |
publishDate |
2015 |
url |
http://ndltd.ncl.edu.tw/handle/83723572526266391170 |
work_keys_str_mv |
AT poyuchen theimplementationofchineseremaindertheoremandresiduenumbersystemonalterade4 AT chénbǎiyòu theimplementationofchineseremaindertheoremandresiduenumbersystemonalterade4 AT poyuchen yúalterade4shàngshíxiànzhōngguóyúshùdìnglǐyǔyúshùxìtǒng AT chénbǎiyòu yúalterade4shàngshíxiànzhōngguóyúshùdìnglǐyǔyúshùxìtǒng AT poyuchen implementationofchineseremaindertheoremandresiduenumbersystemonalterade4 AT chénbǎiyòu implementationofchineseremaindertheoremandresiduenumbersystemonalterade4 |
_version_ |
1718367791102296064 |