A 10-bit 20MS/s Two-Step SAR Analog to Digital Converter
碩士 === 中原大學 === 電子工程研究所 === 103 === This paper proposes a Two-Step Successive-Approximation Analog to Digital Converter structure technique to reduce the total capacitance of the DAC capacitor network (The dominant source of the layout area of SAR ADCs), the settling time of the ADC circuit and the...
Main Authors: | Yi-Wei Huang, 黃奕瑋 |
---|---|
Other Authors: | Chun-Chieh Chen |
Format: | Others |
Language: | zh-TW |
Published: |
2015
|
Online Access: | http://ndltd.ncl.edu.tw/handle/26598858861256164197 |
Similar Items
-
A 10-bit 20MS/s SAR Analog to Digital Converter
by: Yi-Hao Chiou, et al.
Published: (2013) -
An Improved Amplifier Applied to A 10-bit 20MS/s Two-Step SAR Analog toDigital Converter
by: Si-Kai Zhou, et al.
Published: (2017) -
10-BIT 40-MS/S PIPELINE ANALOG TO DIGITAL CONVERTER
by: Shih-Sing Huang, et al.
Published: (2008) -
Design of a 10-Bit 100MS/s Pipeline Analog to Digital Converter
by: YI-Shun Huang, et al.
Published: (2015) -
10-bit 100MS/s Pipeline Analog to Digital Converter
by: Cheng-Yuan Ku, et al.
Published: (2012)