TDC Digital Time Discrimination Technology for Positron Emission Tomography
碩士 === 國立臺灣海洋大學 === 電機工程學系 === 102 === In this thesis, TDC(time-to-digital converter, TDC) digital time logic circuit implemented in Altera’s Stratix II EP2S60F1020C3 FPGA chip has been proposed. It could measure delay time between positive edges of input pulse and internal clock by using build-i...
Main Authors: | Lai, Bao-Ren, 賴寶仁 |
---|---|
Other Authors: | Wu, Tzong-Dar |
Format: | Others |
Language: | zh-TW |
Published: |
2014
|
Online Access: | http://ndltd.ncl.edu.tw/handle/cyvh56 |
Similar Items
-
The Event Time Discrimination for Positron Emission Tomography by Digital Signal Processing Techniques
by: Chun-Feng Lai, et al.
Published: (2012) -
High Resolution Digital Time Discrimination Techniques for Positron Emission Tomography
by: Zeng-Yu Tu, et al.
Published: (2010) -
The study of Time-Residue Feedback TDC and its calibration
by: Lai Jung-Chin, et al.
Published: (2017) -
High Resolution Time Discrimination Digital Circuit Implemented by using High-Speed ADC and FPGA for Positron Emission Tomography
by: Zhong-Han Yu, et al.
Published: (2013) -
Molecular analysis of the tdc operon of Escherichia coli : characterisation of TdcD, TdcF and TdcG
by: Hauton, K. A.
Published: (2001)