Single-Loop Clock Data Recovery and Transformer-Coupled Current SerDes for High Speed Transmission Interface
博士 === 國立清華大學 === 電機工程學系 === 102 === The thesis proposes a serializer-and-deserializer (SerDes) with a clock and data recovery (CDR) to achieve high speed data processing for the wire-line communication system. The proposed 2:1 MUX and 1:2 DEMUX design deals with the maximum 40 Gb/s data transmissio...
Main Authors: | Chen, Fan-Ta, 陳煥達 |
---|---|
Other Authors: | Wu, Jen-Ming |
Format: | Others |
Language: | en_US |
Published: |
2014
|
Online Access: | http://ndltd.ncl.edu.tw/handle/50323208023667754914 |
Similar Items
-
An All-Digital Clock and Data Recovery Circuit for Spread Spectrum SerDes Applications
by: Yang-Di Lin, et al.
Published: (2012) -
Signal Integrity Design for High Speed SerDes Interface in Wafer Level Package
by: Po-Yu Chang, et al.
Published: (2017) -
High-speed low-voltage line driver for SerDes applications
by: Rogers, Michael
Published: (2009) -
A Dual Mode Phase Locked Loops with low jitter LC-VCO for 2.56/3.2 Gbps SERDES
by: Huan-Ta Chen, et al.
Published: (2007) -
Validation of Power Dissipation of SerDes IPs
by: Kas, Adem
Published: (2021)