Width Minimization in the Single-Electron Transistor Array Synthesis
碩士 === 國立清華大學 === 資訊工程學系 === 102 === Power consumption has become one of the primary challenges to meet the Moore’s law. For reducing power consumption, Single-Electron Transistor (SET) at room temperature has been demonstrated as a promising device for extending Moore’s law due to its ultra-low pow...
Main Authors: | Liu, Chian-Wei, 劉千瑋 |
---|---|
Other Authors: | Wang, Chun-Yao |
Format: | Others |
Language: | en_US |
Published: |
2014
|
Online Access: | http://ndltd.ncl.edu.tw/handle/53188790540861651573 |
Similar Items
-
Area minimization synthesis for reconfigurable single-electron transistor arrays with fabric constraints
by: Chen, Jian-Yu, et al.
Published: (2013) -
Synthesis Technology for Reconfigurable Single-Electron Transistor Arrays
by: Chen, Yi-Hang, et al.
Published: (2016) -
Defect-Aware Synthesis for Reconfigurable Single-Electron Transistor Arrays
by: Lu, Jia-Xin, et al.
Published: (2016) -
Debugging of Reconfigurable Single-Electron Transistor arrays
by: Wen-Chun Zeng, et al. -
Area-aware Decomposition for Single-Electron Transistor Arrays
by: Ho, Ching Hsuan, et al.
Published: (2015)