40nm Low Vmin 256-Kb 8T SRAM Design
碩士 === 國立交通大學 === 電子工程學系 電子研究所 === 102 === In recent years, many novel alternative memory devices have been proposed and researched. Because better access speed of Static Random Access Memory (SRAM), SRAMs are widely used as cache memory in high performance processor and embedded system. Because of...
Main Authors: | , |
---|---|
Other Authors: | |
Format: | Others |
Language: | en_US |
Published: |
2013
|
Online Access: | http://ndltd.ncl.edu.tw/handle/94178994449401691087 |
id |
ndltd-TW-102NCTU5428057 |
---|---|
record_format |
oai_dc |
spelling |
ndltd-TW-102NCTU54280572016-07-02T04:20:30Z http://ndltd.ncl.edu.tw/handle/94178994449401691087 40nm Low Vmin 256-Kb 8T SRAM Design 40奈米製程技術操縱在低操縱電壓的256-Kb 8T 靜態隨機存取記憶體 Chang, Zhi-Hao 張智皓 碩士 國立交通大學 電子工程學系 電子研究所 102 In recent years, many novel alternative memory devices have been proposed and researched. Because better access speed of Static Random Access Memory (SRAM), SRAMs are widely used as cache memory in high performance processor and embedded system. Because of the advantages of simple structure, high operation speed and high capacity density, the conventional 6T SRAM is the most widely used in recent years. As environmental protection consciousness, the green power becomes an increasingly important issue in todays. Low-Power and Low-Voltage circuit design becomes a major trend in SoCs recently (System-On-Chip) in todays. However, conventional 6T SRAM is hardly used to operate in low voltage. Thus, several low voltage SRAM cells are proposed. The disturb-free 8T cell is viewed as appropriate choice for low voltage application. The 8T bit-cell occupies lightly addition area and decreases the operation speed relative to conventional 6T cell. This thesis presents a novel two-port disturb-free 8T SRAM cell with cell Vtrip tracing write assist (CVTWA) and cross-point write word line boosting to improve the write-ability. For low power application, we propose the low-swing GRBL technique. To improve performance, we also apply the ripple BL structure to enhance operation speed of test chip. The proposed 8T SRAM cell is demonstrated by a 256-Kb SRAM macro in UMC 40-nm low-power CMOS technology. Measured full functionality is error-free from 1.1V down to 0.5V. The measured maximum operation frequency is 620MHz at 1.1V and 25℃. Chuang, Ching-Te 莊景德 2013 學位論文 ; thesis 79 en_US |
collection |
NDLTD |
language |
en_US |
format |
Others
|
sources |
NDLTD |
description |
碩士 === 國立交通大學 === 電子工程學系 電子研究所 === 102 === In recent years, many novel alternative memory devices have been proposed and researched. Because better access speed of Static Random Access Memory (SRAM), SRAMs are widely used as cache memory in high performance processor and embedded system. Because of the advantages of simple structure, high operation speed and high capacity density, the conventional 6T SRAM is the most widely used in recent years. As environmental protection consciousness, the green power becomes an increasingly important issue in todays. Low-Power and Low-Voltage circuit design becomes a major trend in SoCs recently (System-On-Chip) in todays. However, conventional 6T SRAM is hardly used to operate in low voltage. Thus, several low voltage SRAM cells are proposed. The disturb-free 8T cell is viewed as appropriate choice for low voltage application. The 8T bit-cell occupies lightly addition area and decreases the operation speed relative to conventional 6T cell.
This thesis presents a novel two-port disturb-free 8T SRAM cell with cell Vtrip tracing write assist (CVTWA) and cross-point write word line boosting to improve the write-ability. For low power application, we propose the low-swing GRBL technique. To improve performance, we also apply the ripple BL structure to enhance operation speed of test chip. The proposed 8T SRAM cell is demonstrated by a 256-Kb SRAM macro in UMC 40-nm low-power CMOS technology. Measured full functionality is error-free from 1.1V down to 0.5V. The measured maximum operation frequency is 620MHz at 1.1V and 25℃.
|
author2 |
Chuang, Ching-Te |
author_facet |
Chuang, Ching-Te Chang, Zhi-Hao 張智皓 |
author |
Chang, Zhi-Hao 張智皓 |
spellingShingle |
Chang, Zhi-Hao 張智皓 40nm Low Vmin 256-Kb 8T SRAM Design |
author_sort |
Chang, Zhi-Hao |
title |
40nm Low Vmin 256-Kb 8T SRAM Design |
title_short |
40nm Low Vmin 256-Kb 8T SRAM Design |
title_full |
40nm Low Vmin 256-Kb 8T SRAM Design |
title_fullStr |
40nm Low Vmin 256-Kb 8T SRAM Design |
title_full_unstemmed |
40nm Low Vmin 256-Kb 8T SRAM Design |
title_sort |
40nm low vmin 256-kb 8t sram design |
publishDate |
2013 |
url |
http://ndltd.ncl.edu.tw/handle/94178994449401691087 |
work_keys_str_mv |
AT changzhihao 40nmlowvmin256kb8tsramdesign AT zhāngzhìhào 40nmlowvmin256kb8tsramdesign AT changzhihao 40nàimǐzhìchéngjìshùcāozòngzàidīcāozòngdiànyāde256kb8tjìngtàisuíjīcúnqǔjìyìtǐ AT zhāngzhìhào 40nàimǐzhìchéngjìshùcāozòngzàidīcāozòngdiànyāde256kb8tjìngtàisuíjīcúnqǔjìyìtǐ |
_version_ |
1718331821509312512 |