An ESD aware Floorplan Algorithm with Efficient CDM Estimation for Multiple Power Domain Designs
碩士 === 國立交通大學 === 電子工程學系 電子研究所 === 102 === The issue on reliability of the device becomes more critical as transistor progressively scales down. Smaller transistor and hence thinner gate oxide implies transistors are more vulnerable against an Electrostatic Discharge (ESD) event. Among the three mod...
Main Authors: | Lin, Hsin-Chun, 林新鈞 |
---|---|
Other Authors: | Chen, Hung-Ming |
Format: | Others |
Language: | en_US |
Published: |
2013
|
Online Access: | http://ndltd.ncl.edu.tw/handle/72396408531251287028 |
Similar Items
-
CDM Robust & Low Noise ESD protection circuits
by: Lubana, Sumanjit Singh
Published: (2009) -
CDM Robust & Low Noise ESD protection circuits
by: Lubana, Sumanjit Singh
Published: (2009) -
Pad-Based CDM ESD Protection Methods Are Faulty
by: Mengfu Di, et al.
Published: (2020-01-01) -
A Multiple Power Domain Floorplanning in 3D IC
by: Lin, Hung-Lung, et al.
Published: (2010) -
ESD full chip simulation: HBM and CDM requirements and simulation approach
by: E. Franell, et al.
Published: (2008-05-01)