On-Chip 3D-IC Test System Design for Pre-bond, Post-bond, TSV Test and TSV Diagnosis Based on IEEE 1838 Standard
碩士 === 國立成功大學 === 電機工程學系 === 102 === 3D-IC uses the Through Silicon Via (TSV) technology to reduce the connection length between each other circuits and enhance I/O bandwidth. It is also suitable to heterogeneous integration for memory, logic and analog circuits. However, due to the stacked structur...
Main Authors: | Liang-CheLi, 李良哲 |
---|---|
Other Authors: | Kuen-Jong Lee |
Format: | Others |
Language: | en_US |
Published: |
2014
|
Online Access: | http://ndltd.ncl.edu.tw/handle/fz97xh |
Similar Items
-
Pre-Bond TSV Test Enabled by Ring Oscillators
by: Hsin-Yu Liu, et al.
Published: (2016) -
TSV and Bonding Technology Application on Flip Chip LED
by: Chun-Liang Lu, et al.
Published: (2015) -
An Enhanced ECC Methodology for Low Power Pseudo-SRAM and On-Chip Pre-bond TSV Test Schemes for 3D ICs
by: Chen, Po-Yuan, et al.
Published: (2012) -
Fault-tolerant TSV by Using Scan-chain Test TSV
by: Ting, Hui-Ling, et al.
Published: (2013) -
Yield improvement of 3D ICs by TSV redundancy
by: Lin, Wei-Liang, et al.
Published: (2010)