Regional-Based Task Placement Method for Reconfigurable FPGA Systems
碩士 === 國立臺北科技大學 === 電腦與通訊研究所 === 101 === In recent year, task placement in reconfigurable FPGA have been developed into 2-D reconfigurable space and the tasks are configured into 2-D array. In this work, we solve the task type placement problem for partial dynamic reconfigurable system. We and pro...
Main Authors: | , |
---|---|
Other Authors: | |
Format: | Others |
Language: | zh-TW |
Published: |
2013
|
Online Access: | http://ndltd.ncl.edu.tw/handle/4pa3c9 |
id |
ndltd-TW-101TIT05652105 |
---|---|
record_format |
oai_dc |
spelling |
ndltd-TW-101TIT056521052019-05-15T21:02:29Z http://ndltd.ncl.edu.tw/handle/4pa3c9 Regional-Based Task Placement Method for Reconfigurable FPGA Systems 應用於可重組FPGA系統之區域性任務佈局設計 Nian-You Lin 林念右 碩士 國立臺北科技大學 電腦與通訊研究所 101 In recent year, task placement in reconfigurable FPGA have been developed into 2-D reconfigurable space and the tasks are configured into 2-D array. In this work, we solve the task type placement problem for partial dynamic reconfigurable system. We and propose a pre-place hardware resource into multi-area methodology to achieve high utilization of hardware resource. The proposed placement method can provide each requested task module loading into pre-place reconfigurable area. In this experiment, the tool of Xilinx PlanAhead 14.1 is used to analyze the task placement in the configuration area and the Xilinx Virtex-6 development platform is used to verify the system function. According to experiment results show that the proposed Regional-Based Task Placement(RBTP) methodology, under using DSP task module can improve 30.28% hardware resources on utilization, and reduce 48.89% the area of hardware resources. On non-DSP task module case, the proposed method can improve 21.26% hardware resources on utilization, and reduce 35.73% the area of hardware resources. Trong-Yen Lee 李宗演 2013 學位論文 ; thesis 85 zh-TW |
collection |
NDLTD |
language |
zh-TW |
format |
Others
|
sources |
NDLTD |
description |
碩士 === 國立臺北科技大學 === 電腦與通訊研究所 === 101 === In recent year, task placement in reconfigurable FPGA have been developed into 2-D reconfigurable space and the tasks are configured into 2-D array. In this work, we solve the task type placement problem for partial dynamic reconfigurable system. We and propose a pre-place hardware resource into multi-area methodology to achieve high utilization of hardware resource. The proposed placement method can provide each requested task module loading into pre-place reconfigurable area. In this experiment, the tool of Xilinx PlanAhead 14.1 is used to analyze the task placement in the configuration area and the Xilinx Virtex-6 development platform is used to verify the system function. According to experiment results show that the proposed Regional-Based Task Placement(RBTP) methodology, under using DSP task module can improve 30.28% hardware resources on utilization, and reduce 48.89% the area of hardware resources. On non-DSP task module case, the proposed method can improve 21.26% hardware resources on utilization, and reduce 35.73% the area of hardware resources.
|
author2 |
Trong-Yen Lee |
author_facet |
Trong-Yen Lee Nian-You Lin 林念右 |
author |
Nian-You Lin 林念右 |
spellingShingle |
Nian-You Lin 林念右 Regional-Based Task Placement Method for Reconfigurable FPGA Systems |
author_sort |
Nian-You Lin |
title |
Regional-Based Task Placement Method for Reconfigurable FPGA Systems |
title_short |
Regional-Based Task Placement Method for Reconfigurable FPGA Systems |
title_full |
Regional-Based Task Placement Method for Reconfigurable FPGA Systems |
title_fullStr |
Regional-Based Task Placement Method for Reconfigurable FPGA Systems |
title_full_unstemmed |
Regional-Based Task Placement Method for Reconfigurable FPGA Systems |
title_sort |
regional-based task placement method for reconfigurable fpga systems |
publishDate |
2013 |
url |
http://ndltd.ncl.edu.tw/handle/4pa3c9 |
work_keys_str_mv |
AT nianyoulin regionalbasedtaskplacementmethodforreconfigurablefpgasystems AT línniànyòu regionalbasedtaskplacementmethodforreconfigurablefpgasystems AT nianyoulin yīngyòngyúkězhòngzǔfpgaxìtǒngzhīqūyùxìngrènwùbùjúshèjì AT línniànyòu yīngyòngyúkězhòngzǔfpgaxìtǒngzhīqūyùxìngrènwùbùjúshèjì |
_version_ |
1719107934575656960 |