A Single-channel, 1.2GS/s, 6-bit, 2-bit/cycle SAR ADC
碩士 === 國立臺灣大學 === 電子工程學研究所 === 101 === A single channel, asynchronous, 6-bit successive approximation ADC with 1.2GS/s, in 40nm CMOS technology is proposed. In this design, the 2-bit/cycle technique is used. Compared with the previously 2-bit/cycle, this architecture uses just three capacitor arrays...
Main Authors: | Sheng-Wei Lin, 林昇緯 |
---|---|
Other Authors: | 陳信樹 |
Format: | Others |
Language: | zh-TW |
Published: |
2013
|
Online Access: | http://ndltd.ncl.edu.tw/handle/29709209576457803123 |
Similar Items
-
Time Analysis SAR ADC and 1GS/s 6Bits Pipelined ADC
by: Wu,Yi Siang, et al.
Published: (2015) -
Calibration of a 2.6GS/s 8 bits Time-interleaved SAR ADC
by: Bing-Jun Tsai, et al.
Published: (2015) -
Architecture and layout of a 2.6GS/s 8 bits Time-interleaved SAR ADC
by: Fang-An Lee, et al.
Published: (2015) -
Design of 5GS/s 6-bit ADC and DAC
by: Chen-Kang Ho, et al.
Published: (2007) -
A 1.2V 6-bit 1GS/s Flash ADC with Foreground Offset Calibration
by: Lin, Yi-Huan, et al.
Published: (2011)