A Fully-Parallel LDPC Decoder Architecture Using Probabilistic Min-Sum Algorithm for High-Throughput Applications
碩士 === 國立清華大學 === 電機工程學系 === 101 === In this thesis, we propose a Probabilistic Normalized Min-Sum Algorithm (PNMSA) for low-density parity-check (LDPC) decoders, where a probabilistic second minimum value is used in the check-node processing. Simulation results show that the proposed algorithm only...
Main Authors: | , |
---|---|
Other Authors: | |
Format: | Others |
Language: | zh-TW |
Published: |
2013
|
Online Access: | http://ndltd.ncl.edu.tw/handle/26617888119335096948 |
id |
ndltd-TW-101NTHU5442041 |
---|---|
record_format |
oai_dc |
spelling |
ndltd-TW-101NTHU54420412015-10-13T22:06:57Z http://ndltd.ncl.edu.tw/handle/26617888119335096948 A Fully-Parallel LDPC Decoder Architecture Using Probabilistic Min-Sum Algorithm for High-Throughput Applications 使用機率性最小和演算法之全平行高速低密度奇偶檢查碼解碼器架構 Yang, Jeng-Da 楊政達 碩士 國立清華大學 電機工程學系 101 In this thesis, we propose a Probabilistic Normalized Min-Sum Algorithm (PNMSA) for low-density parity-check (LDPC) decoders, where a probabilistic second minimum value is used in the check-node processing. Simulation results show that the proposed algorithm only introduces a minor performance degradation compared to the original normalized Min-Sum Algorithm. Based on the PNMSA, a fully-parallel decoder architecture is devised, where the check-node processing is implemented using several subunits and an efficient method is proposed to exchange messages between these subunits. With a carefully-chosen normalization factor, a satisfactory error-rate performance can be achieved using a lower number of quantization bits. In addition, look-up-table-based comparison with lower complexity is used to implement the check-node units. The proposed decoder was implemented using a 90-nm 1P9M CMOS process. Post-layout results show that the decoder occupies an area of 7.97 mm^2, achieves a throughput of 223.8-Gbps, and an energy efficiency of 14.9 pJ/bit. Ueng, Yeong-Luh 翁詠祿 2013 學位論文 ; thesis 51 zh-TW |
collection |
NDLTD |
language |
zh-TW |
format |
Others
|
sources |
NDLTD |
description |
碩士 === 國立清華大學 === 電機工程學系 === 101 === In this thesis, we propose a Probabilistic Normalized Min-Sum Algorithm (PNMSA) for low-density parity-check (LDPC) decoders, where a probabilistic second minimum value is used in the check-node processing. Simulation results show that the proposed algorithm only introduces a minor performance degradation compared to the original normalized Min-Sum Algorithm. Based on the PNMSA, a fully-parallel decoder architecture is devised, where the check-node processing is implemented using several subunits and an efficient method is proposed to exchange messages between these subunits. With a carefully-chosen normalization factor, a satisfactory error-rate performance can be achieved using a lower number of quantization bits. In addition, look-up-table-based comparison with lower complexity is used to implement the check-node units. The proposed decoder was implemented using a 90-nm 1P9M CMOS process. Post-layout results show that the decoder occupies an area of 7.97 mm^2, achieves a throughput of 223.8-Gbps, and an energy efficiency of 14.9 pJ/bit.
|
author2 |
Ueng, Yeong-Luh |
author_facet |
Ueng, Yeong-Luh Yang, Jeng-Da 楊政達 |
author |
Yang, Jeng-Da 楊政達 |
spellingShingle |
Yang, Jeng-Da 楊政達 A Fully-Parallel LDPC Decoder Architecture Using Probabilistic Min-Sum Algorithm for High-Throughput Applications |
author_sort |
Yang, Jeng-Da |
title |
A Fully-Parallel LDPC Decoder Architecture Using Probabilistic Min-Sum Algorithm for High-Throughput Applications |
title_short |
A Fully-Parallel LDPC Decoder Architecture Using Probabilistic Min-Sum Algorithm for High-Throughput Applications |
title_full |
A Fully-Parallel LDPC Decoder Architecture Using Probabilistic Min-Sum Algorithm for High-Throughput Applications |
title_fullStr |
A Fully-Parallel LDPC Decoder Architecture Using Probabilistic Min-Sum Algorithm for High-Throughput Applications |
title_full_unstemmed |
A Fully-Parallel LDPC Decoder Architecture Using Probabilistic Min-Sum Algorithm for High-Throughput Applications |
title_sort |
fully-parallel ldpc decoder architecture using probabilistic min-sum algorithm for high-throughput applications |
publishDate |
2013 |
url |
http://ndltd.ncl.edu.tw/handle/26617888119335096948 |
work_keys_str_mv |
AT yangjengda afullyparallelldpcdecoderarchitectureusingprobabilisticminsumalgorithmforhighthroughputapplications AT yángzhèngdá afullyparallelldpcdecoderarchitectureusingprobabilisticminsumalgorithmforhighthroughputapplications AT yangjengda shǐyòngjīlǜxìngzuìxiǎohéyǎnsuànfǎzhīquánpíngxínggāosùdīmìdùqíǒujiǎnchámǎjiěmǎqìjiàgòu AT yángzhèngdá shǐyòngjīlǜxìngzuìxiǎohéyǎnsuànfǎzhīquánpíngxínggāosùdīmìdùqíǒujiǎnchámǎjiěmǎqìjiàgòu AT yangjengda fullyparallelldpcdecoderarchitectureusingprobabilisticminsumalgorithmforhighthroughputapplications AT yángzhèngdá fullyparallelldpcdecoderarchitectureusingprobabilisticminsumalgorithmforhighthroughputapplications |
_version_ |
1718073805580009472 |