Design of the Optimized Group Management Unit by Detecting Thread Parallelism on the Hyperscalar Architecture
碩士 === 國立中山大學 === 電機工程學系研究所 === 101 === Current trends in processor design have migrated toward chip multiprocessors (CMPs). CMPs are designed to exploit both instruction-level parallelism (ILP) within processors and thread-level parallelism (TLP) within and across processors. However, the conventio...
Main Authors: | Yin-jou Huang, 黃尹柔 |
---|---|
Other Authors: | Jih-ching Chiu |
Format: | Others |
Language: | zh-TW |
Published: |
2013
|
Online Access: | http://ndltd.ncl.edu.tw/handle/64535275185786278655 |
Similar Items
-
Study of the Hyperscalar Multi-core Architecture
by: Yu-Liang Chou, et al.
Published: (2011) -
Exploiting Fine-Grain Thread Parallelism on Multicore Architectures
by: P.E. Hadjidoukas, et al.
Published: (2009-01-01) -
Architecture Design of Configurable Thread Culling Unit for Mobile GPUs
by: Meng-Lin Yu, et al.
Published: (2011) -
Simplified vector-thread architectures for flexible and efficient data-parallel accelerators
by: Batten, Christopher Francis
Published: (2010) -
The Architecture of Threads
by: Dominique, Matilda
Published: (2014)