A Low Power Dual-clock FIFO for Data Transfers Between Unrelated and Haltable Clock Domains
碩士 === 國立彰化師範大學 === 資訊工程學系 === 101 === A multi-clock system is more common use in the system-on-chip (SOC) design which divid the circuit into several blocks, there are independent function, different clock domain and phase with each other. The main problem of this design is how to transfer the data...
Main Authors: | Hsu Chih-Chia, 許智嘉 |
---|---|
Other Authors: | Wei Kai-Cheng |
Format: | Others |
Language: | zh-TW |
Published: |
2013
|
Online Access: | http://ndltd.ncl.edu.tw/handle/80644465550079786485 |
Similar Items
-
Design of a FIFO for Data Transfer between Multiple Clock Domains
by: Jian Syun Huang, et al.
Published: (2008) -
The Design of Robust FIFO Interface for Multiple Clock Systems
by: Yun-Zhi Huang, et al.
Published: (2012) -
Dual Bit-Rate Burst-Mode Clock and Data Recovery Circuit
by: Kang-Chia Liu, et al.
Published: (2011) -
Low Power Clock Network Design
by: Inna Vaisband, et al.
Published: (2011-05-01) -
Redundant Skewed Clocking of Pulse-Clocked Latches for Low Power Soft-Error Mitigation
Published: (2015)