TSV and micro-bump co-planning for 3D IC manufacturing yield improvement
碩士 === 國立交通大學 === 電子工程學系 電子研究所 === 101 === In 3D IC, manufacturability is dominating the importance among all design factors. In order to cope with micro-bump failure during manufacturing, in this research, we propose a TSV and micro-bump co-planning methodology and a new 3D IC design flow. We first...
Main Authors: | Fu, Tien-Lung, 富天龍 |
---|---|
Other Authors: | Chen, Hung-Ming |
Format: | Others |
Language: | zh-TW |
Published: |
2013
|
Online Access: | http://ndltd.ncl.edu.tw/handle/33848690000966662671 |
Similar Items
-
Yield improvement of 3D ICs by TSV redundancy
by: Lin, Wei-Liang, et al.
Published: (2010) -
A Bump/TSV Fault Tolerance Scheme for Power Delivery Networks in 3D IC
by: Fang, Sheng-Hsin, et al.
Published: (2016) -
Implementing Lean Six Sigma to improve the assembly yield of micro bump pitch IC substrate
by: Huang, Kuo-Chun, et al.
Published: (2017) -
Integrating Signal-TSV Planning with 3D-IC Global Routing for Improving Wirelength and Overflow
by: Chen, Guan-Hung, et al.
Published: (2010) -
TSV Planning and Wirelength Optimization for Block-Level 3D IC Designs
by: Yi-Chun Chang, et al.
Published: (2012)