High-Speed and Area-Minimized FIR Filter Design using Memory-Based Multiplication on FPGAs
碩士 === 國立交通大學 === 電子研究所 === 101 === The complexity of finite impulse response (FIR) filters is dominated by multiple constant multiplication (MCM) block which realizes the multiplication of one data sample with multiple constant coefficients. Many works have been proposed for minimizing memory size...
Main Authors: | Hsu, Jin-Wei, 許晉維 |
---|---|
Other Authors: | Huang, Juinn-Dar |
Format: | Others |
Language: | en_US |
Published: |
2012
|
Online Access: | http://ndltd.ncl.edu.tw/handle/27064434356643951628 |
Similar Items
- Minimizing FIR Filter Designs Implemented in FPGAs Utilizing Minimized Adder Graph Techniques
-
Layout Aware Optimization of High Speed Fixed Coefficient FIR Filters for FPGAs
by: Shahnam Mirzaei, et al.
Published: (2010-01-01) -
Using Embedded Multipliers FPGAs to implement High-order FIR Filters by TDM Methods
by: Yu-Shiuan Tsau, et al.
Published: (2008) -
Architecture Dependent Technology Mapping for Area Minimization in FPGAs Design
by: Wu Pei-Chang, et al.
Published: (1998) -
Resources of Digital FIR Filters Hardware Implementation in FPGAs for Digital Image Processing in Real Time
by: Peter Kulla, et al.
Published: (2004-01-01)