High Speed Speaker Recognition Chip Design Based on Switchable Butterfly Architecture
碩士 === 國立成功大學 === 電機工程學系碩博士班 === 101 === This paper proposed an application-specific integrated circuit (ASIC) architecture for speaker recognition. There are three parts of this proposed system, which is including: feature extraction module, training module, and recognition module. LPCC (Linear Pre...
Main Authors: | Hong-YuanPeng, 彭泓元 |
---|---|
Other Authors: | Jhing-Fa Wang |
Format: | Others |
Language: | en_US |
Published: |
2013
|
Online Access: | http://ndltd.ncl.edu.tw/handle/58384073108351369053 |
Similar Items
-
On-Chip, Switchable Osmotic Actuation for Programmable, Passive Microfluidic Pumping
by: Peng, Po-Jui, et al.
Published: (2012) -
A Study of Reconfigurable Multi-Core VLSI Architecture Design for Speaker-Speech Recognition
by: Chih-HsaingPeng, et al.
Published: (2015) -
A Study on High Efficient Speech and Speaker Recognition Algorithm and VLSI Architecture Design
by: Chih-HungChou, et al.
Published: (2016) -
Deep Adversarial Learning for Speaker Recognition
by: Peng, Kang-Ting, et al.
Published: (2017) -
Design a High Performance On-chip Interconnection Network for Thousand Many-core Architecture
by: Yan-Wen Peng, et al.
Published: (2012)