High Speed Speaker Recognition Chip Design Based on Switchable Butterfly Architecture
碩士 === 國立成功大學 === 電機工程學系碩博士班 === 101 === This paper proposed an application-specific integrated circuit (ASIC) architecture for speaker recognition. There are three parts of this proposed system, which is including: feature extraction module, training module, and recognition module. LPCC (Linear Pre...
Main Authors: | , |
---|---|
Other Authors: | |
Format: | Others |
Language: | en_US |
Published: |
2013
|
Online Access: | http://ndltd.ncl.edu.tw/handle/58384073108351369053 |
id |
ndltd-TW-101NCKU5442207 |
---|---|
record_format |
oai_dc |
spelling |
ndltd-TW-101NCKU54422072015-10-13T22:51:44Z http://ndltd.ncl.edu.tw/handle/58384073108351369053 High Speed Speaker Recognition Chip Design Based on Switchable Butterfly Architecture 具可切換式蝴蝶架構之高速語者辨識晶片設計 Hong-YuanPeng 彭泓元 碩士 國立成功大學 電機工程學系碩博士班 101 This paper proposed an application-specific integrated circuit (ASIC) architecture for speaker recognition. There are three parts of this proposed system, which is including: feature extraction module, training module, and recognition module. LPCC (Linear Predictive Cepstral Coefficients) is adopted into the proposed feature extraction module. As the characteristics of symmetrical and periodical data transmission, we design a switchable butterfly architecture to optimize the efficiency of data accessing. Moreover, this module employs the reusable mechanism to perform two modes for achieving high speed and low chip area requirement. Reconfigurable hardware design for sequential minimal optimization (SMO) is applied in the proposed training module. Overall, this training module is a parallel-mesh architecture which contains 16 processing elements (PEs).We can switch the proposed training module into different mode by changing the datapath to speed up various training tasks. The last part of the proposed ASIC architecture is recognition module which is utilized Support Vector Machine (SVM) algorithm as classifier. For SVM, we design a voting analysis circuit so that we can achieve multi-class speaker recognition demand. The proposed design has been send to National Applied Research Laboratories (NAR Labs), and be manufactured by Taiwan Semiconductor Manufacturing Company Limited (TSMC). Jhing-Fa Wang 王駿發 2013 學位論文 ; thesis 66 en_US |
collection |
NDLTD |
language |
en_US |
format |
Others
|
sources |
NDLTD |
description |
碩士 === 國立成功大學 === 電機工程學系碩博士班 === 101 === This paper proposed an application-specific integrated circuit (ASIC) architecture for speaker recognition. There are three parts of this proposed system, which is including: feature extraction module, training module, and recognition module. LPCC (Linear Predictive Cepstral Coefficients) is adopted into the proposed feature extraction module. As the characteristics of symmetrical and periodical data transmission, we design a switchable butterfly architecture to optimize the efficiency of data accessing. Moreover, this module employs the reusable mechanism to perform two modes for achieving high speed and low chip area requirement. Reconfigurable hardware design for sequential minimal optimization (SMO) is applied in the proposed training module. Overall, this training module is a parallel-mesh architecture which contains 16 processing elements (PEs).We can switch the proposed training module into different mode by changing the datapath to speed up various training tasks. The last part of the proposed ASIC architecture is recognition module which is utilized Support Vector Machine (SVM) algorithm as classifier. For SVM, we design a voting analysis circuit so that we can achieve multi-class speaker recognition demand. The proposed design has been send to National Applied Research Laboratories (NAR Labs), and be manufactured by Taiwan Semiconductor Manufacturing Company Limited (TSMC).
|
author2 |
Jhing-Fa Wang |
author_facet |
Jhing-Fa Wang Hong-YuanPeng 彭泓元 |
author |
Hong-YuanPeng 彭泓元 |
spellingShingle |
Hong-YuanPeng 彭泓元 High Speed Speaker Recognition Chip Design Based on Switchable Butterfly Architecture |
author_sort |
Hong-YuanPeng |
title |
High Speed Speaker Recognition Chip Design Based on Switchable Butterfly Architecture |
title_short |
High Speed Speaker Recognition Chip Design Based on Switchable Butterfly Architecture |
title_full |
High Speed Speaker Recognition Chip Design Based on Switchable Butterfly Architecture |
title_fullStr |
High Speed Speaker Recognition Chip Design Based on Switchable Butterfly Architecture |
title_full_unstemmed |
High Speed Speaker Recognition Chip Design Based on Switchable Butterfly Architecture |
title_sort |
high speed speaker recognition chip design based on switchable butterfly architecture |
publishDate |
2013 |
url |
http://ndltd.ncl.edu.tw/handle/58384073108351369053 |
work_keys_str_mv |
AT hongyuanpeng highspeedspeakerrecognitionchipdesignbasedonswitchablebutterflyarchitecture AT pénghóngyuán highspeedspeakerrecognitionchipdesignbasedonswitchablebutterflyarchitecture AT hongyuanpeng jùkěqièhuànshìhúdiéjiàgòuzhīgāosùyǔzhěbiànshíjīngpiànshèjì AT pénghóngyuán jùkěqièhuànshìhúdiéjiàgòuzhīgāosùyǔzhěbiànshíjīngpiànshèjì |
_version_ |
1718081423176368128 |