Master-Slave Match-Line Circuit Design for Low-Power Content Addressable Memory

碩士 === 國立中興大學 === 資訊科學與工程學系所 === 101 === Content addressable memory (CAM) is a fast lookup hardware table. However, its parallel comparison feature and frequent lookup cause significant power consumption. In this paper we propose a low power match-line architecture, called master slave (MS) match-li...

Full description

Bibliographic Details
Main Authors: Ya-Chun Lin, 林雅純
Other Authors: Yen-Jen Chang
Format: Others
Language:zh-TW
Published: 2013
Online Access:http://ndltd.ncl.edu.tw/handle/5u43q4
Description
Summary:碩士 === 國立中興大學 === 資訊科學與工程學系所 === 101 === Content addressable memory (CAM) is a fast lookup hardware table. However, its parallel comparison feature and frequent lookup cause significant power consumption. In this paper we propose a low power match-line architecture, called master slave (MS) match-line design, in which we combine the charge sharing and segmentation technique to largely reduce the CAM power dissipated in the ML switching activity. Unlike the conventional CAM design, where only a single ML is used, our design uses two MLs to perform the search operation. By reducing the ML swing, our design can minimize the charge loss in the search operation. Based on TSMC 90nm technology, the simulation results show that our design can reduce the search energy consumption of the CAM by 84% at most compared to the conventional NOR-type CAM design.