Implementation of a CountMin Sketch Update Controller on the NetFPGA10G Platform
碩士 === 中原大學 === 通訊工程碩士學位學程 === 101 === It’s a challenging task to conduct accurate measurement in wire-speed for high speed computer networks. This dissertation implements sets of counters based on the Count-Min Sketch with two-level memory hierarchy in the Xilinx Virtex-5 TX240T FPGA on a NetFPGA-1...
Main Authors: | Yi-Chun Liao, 廖怡俊 |
---|---|
Other Authors: | Yu-Kuen Lai |
Format: | Others |
Language: | zh-TW |
Published: |
2013
|
Online Access: | http://ndltd.ncl.edu.tw/handle/25220568593760629099 |
Similar Items
-
An Implementation and Study of Sketch Algorithm Processing Platform Based on NetFPGA-10G
by: Chao-Yuan Huang, et al.
Published: (2016) -
The Implementation of Sketch-based network traffic change detection on NetFPGA
by: Jun-Ting Lin, et al.
Published: (2009) -
Locality Aware Interrupt Mitigation on NetFPGA Platform
by: Hargyo-Tri Nugroho, et al.
Published: (2011) -
Adapting the Skyline Operator in the NetFPGA Platform
by: Miller, Nathan D.
Published: (2013) -
Implementation of the Traffic Management Module on NetFPGA Virtual Network Platform
by: Jun-YingHuang, et al.
Published: (2011)