Multi-Bit Successive Approximation ADC with a Reduced Input Capacitor Using a Ring Counter Controller
碩士 === 國立中正大學 === 電機工程研究所 === 101 === A Multi-bit successive approximation analog-to-digital converter (SA ADC) with a reduced input capacitor using a ring counter controller is presented. The converter is implemented by the TSMC 90 nm CMOS process. At 50MS/s and 10 bit resolution, the ADC achieves...
Main Authors: | Cheng, Chun-Jen, 鄭鈞仁 |
---|---|
Other Authors: | Tsai, Tsung-Heng |
Format: | Others |
Language: | zh-TW |
Published: |
2013
|
Online Access: | http://ndltd.ncl.edu.tw/handle/23845216463163797736 |
Similar Items
-
An 8-bit Successive Approximation ADC with Binary Switch Array Capacitor Technique
by: Yu-Wei Huang, et al.
Published: (2010) -
A 10-bit Successive Approximation ADC
by: Hong-Yi Chung, et al.
Published: (2010) -
A 8-bits successive approximation ADC
by: Jian-Jhang Lin, et al. -
A 10-bit Single End Successive Approximation Register ADC With Binary-weighted Capacitor Architecture
by: Zhi-Xun Liu, et al.
Published: (2011) -
A 10-bit Single End Successive Approximation Register ADC With Binary-weighted Capacitor Architecture
by: Chen-Hao Chang, et al.
Published: (2011)