A Statistic Approach to Synthesis High Variation-Tolerant Mesh for Constructing Low Power Clock Networks
碩士 === 國立成功大學 === 電機工程學系碩博士班 === 100 === Due to its high tolerance to process-variation, clock mesh is a widely used structure in a clock network for high performance synchronous VLSI designs. Since mesh structure induces more capacitance, the mesh based clock network usually consumes more power tha...
Main Authors: | Yu-YunLee, 李玉雲 |
---|---|
Other Authors: | Jai-Ming Lin |
Format: | Others |
Language: | en_US |
Published: |
2012
|
Online Access: | http://ndltd.ncl.edu.tw/handle/45859820660203496069 |
Similar Items
-
Synthesis of variation tolerant clock distribution networks
by: Rajaram, Anand Kumar
Published: (2012) -
Hybrid Cross Mesh Clock Network Synthesis
by: Zih-Ming Yeh, et al.
Published: (2017) -
A variation tolerant data dependent clock gating approach for PSN attenuated low power digital IC
by: Pritam Bhattacharjee, et al.
Published: (2019-09-01) -
On Tolerating Process Variation with Metal Balance in Clock Tree Construction
by: Zhi-Wei Chen, et al.
Published: (2008) -
The Relationship between the Financial Expertise of Directors and Real Earnings Management
by: Yu-YunLee, et al.
Published: (2012)