Automatic Ratioed Capacitor Layout Generation Considering Device Matching and Parasitic Minimization

碩士 === 國立中正大學 === 電機工程研究所 === 100 === In analog layout design, the accuracy of capacitance ratios correlates closely with both the matching properties among the ratioed capacitors and the induced parasitics due to interconnecting wires. However, most of the previous works only emphasized the matchin...

Full description

Bibliographic Details
Main Authors: Yi-Ting He, 何羿婷
Other Authors: Po-Hung Lin
Format: Others
Language:en_US
Published: 2012
Online Access:http://ndltd.ncl.edu.tw/handle/12768027241351901597
id ndltd-TW-100CCU00442076
record_format oai_dc
spelling ndltd-TW-100CCU004420762015-10-13T21:07:20Z http://ndltd.ncl.edu.tw/handle/12768027241351901597 Automatic Ratioed Capacitor Layout Generation Considering Device Matching and Parasitic Minimization 考慮元件匹配和寄生效應最佳化之比例電容佈局繞線自動化 Yi-Ting He 何羿婷 碩士 國立中正大學 電機工程研究所 100 In analog layout design, the accuracy of capacitance ratios correlates closely with both the matching properties among the ratioed capacitors and the induced parasitics due to interconnecting wires. However, most of the previous works only emphasized the matching properties of a common-centroid placement but ignored the induced parasitics after it is routed. This thesis addresses the parasitic issue in addition to device matching during common-centroid capacitor layout generation. To effectively minimize the routinginduced parasitics, a novel common-centroid placement style, distributed connected unit capacitors, is presented. Based on the placement style, the ratioed capacitor layout generation flow and algorithms are proposed to simultaneously optimize the matching properties of a common-centroid placement and minimize the induced parasitics. Experimental results show that the proposed approach can greatly reduce area, wirelength, and routinginduced parasitics, and guarantee the best matching quality after routing. Po-Hung Lin 林柏宏 2012 學位論文 ; thesis 58 en_US
collection NDLTD
language en_US
format Others
sources NDLTD
description 碩士 === 國立中正大學 === 電機工程研究所 === 100 === In analog layout design, the accuracy of capacitance ratios correlates closely with both the matching properties among the ratioed capacitors and the induced parasitics due to interconnecting wires. However, most of the previous works only emphasized the matching properties of a common-centroid placement but ignored the induced parasitics after it is routed. This thesis addresses the parasitic issue in addition to device matching during common-centroid capacitor layout generation. To effectively minimize the routinginduced parasitics, a novel common-centroid placement style, distributed connected unit capacitors, is presented. Based on the placement style, the ratioed capacitor layout generation flow and algorithms are proposed to simultaneously optimize the matching properties of a common-centroid placement and minimize the induced parasitics. Experimental results show that the proposed approach can greatly reduce area, wirelength, and routinginduced parasitics, and guarantee the best matching quality after routing.
author2 Po-Hung Lin
author_facet Po-Hung Lin
Yi-Ting He
何羿婷
author Yi-Ting He
何羿婷
spellingShingle Yi-Ting He
何羿婷
Automatic Ratioed Capacitor Layout Generation Considering Device Matching and Parasitic Minimization
author_sort Yi-Ting He
title Automatic Ratioed Capacitor Layout Generation Considering Device Matching and Parasitic Minimization
title_short Automatic Ratioed Capacitor Layout Generation Considering Device Matching and Parasitic Minimization
title_full Automatic Ratioed Capacitor Layout Generation Considering Device Matching and Parasitic Minimization
title_fullStr Automatic Ratioed Capacitor Layout Generation Considering Device Matching and Parasitic Minimization
title_full_unstemmed Automatic Ratioed Capacitor Layout Generation Considering Device Matching and Parasitic Minimization
title_sort automatic ratioed capacitor layout generation considering device matching and parasitic minimization
publishDate 2012
url http://ndltd.ncl.edu.tw/handle/12768027241351901597
work_keys_str_mv AT yitinghe automaticratioedcapacitorlayoutgenerationconsideringdevicematchingandparasiticminimization
AT héyìtíng automaticratioedcapacitorlayoutgenerationconsideringdevicematchingandparasiticminimization
AT yitinghe kǎolǜyuánjiànpǐpèihéjìshēngxiàoyīngzuìjiāhuàzhībǐlìdiànróngbùjúràoxiànzìdònghuà
AT héyìtíng kǎolǜyuánjiànpǐpèihéjìshēngxiàoyīngzuìjiāhuàzhībǐlìdiànróngbùjúràoxiànzìdònghuà
_version_ 1718055934407737344