IC Design of an Analog Sum-Product Decoder for Regular LDPC Codes
碩士 === 國立臺北科技大學 === 電腦與通訊研究所 === 99 === In this thesis, we propose an analog sum-product decoder based on Low-Density-Parity-Check (LDPC) codes, and use Gilbert multipliers to realize the function of Sum-Product algorithm. Literatures show that the traditional LDPC decoders working at the probab...
Main Authors: | Jian-Liang Che, 車建樑 |
---|---|
Other Authors: | Wen-Ta Lee |
Format: | Others |
Language: | zh-TW |
Published: |
2011
|
Online Access: | http://ndltd.ncl.edu.tw/handle/7xys7c |
Similar Items
-
IC Design of Analog Min-Sum Decoder for (8,4) Regular LDPC Codes
by: Yu-Hsiang Lin, et al.
Published: (2008) -
Analog IC Design of Min-Sum LDPC Decoder with the Stopping Iteration
by: Sheng-Sung Chiu, et al.
Published: (2011) -
Analog IC Design of Modified Offset Min-Sum LDPC Decoder
by: Jhih-Peng Lu, et al.
Published: (2014) -
Analog IC Design of Normalized Log Sum-Product LDPC Decoder with the Stopping Iteration Method
by: Cheng-Hao Tsai, et al.
Published: (2013) -
IC Design of an Analog Min-Sum LDPC Decoder Employing New Current Mirror
by: Yun-Ho Chiu, et al.