Design of Through Silicon Via Assignments for Minimizing Simultaneous Switching Noise in 3D IC
碩士 === 國立臺灣大學 === 電信工程學研究所 === 99 === Toward the design trends of high clock frequencies, high power density, low voltage levels, and small size for high-speed digital systems, the simultaneous switching noise (SSN) or ground bounce noise (GBN) in the circuits is becoming one of the major challeng...
Main Authors: | Hsiang-Yuan Cheng, 鄭翔元 |
---|---|
Other Authors: | Reuy-Beei Wu |
Format: | Others |
Language: | zh-TW |
Published: |
2011
|
Online Access: | http://ndltd.ncl.edu.tw/handle/34848833533724567649 |
Similar Items
-
iLap: Iterative Layer-Aware Partitioning Algorithm for Through-Silicon Via Minimization in 3D ICs
by: Liu, Yang-Hsiang, et al.
Published: (2010) -
Power supply noise analysis for 3D ICs using through-silicon-vias
by: Sane, Hemant
Published: (2010) -
Layer Assignment for TSV and SER Minimization in 3D IC Design
by: Yu-Ta Chen, et al.
Published: (2017) -
Numerical Laplace Inversion Method for Through-Silicon Via (TSV) Noise Coupling in 3D-IC Design
by: Khaoula Ait Belaid, et al.
Published: (2019-09-01) -
RF Modeling of Through Silicon Vias in 3D IC and Testkey Design
by: Wang, Jing-Yuan, et al.
Published: (2011)