Design of Through Silicon Via Assignments for Minimizing Simultaneous Switching Noise in 3D IC
碩士 === 國立臺灣大學 === 電信工程學研究所 === 99 === Toward the design trends of high clock frequencies, high power density, low voltage levels, and small size for high-speed digital systems, the simultaneous switching noise (SSN) or ground bounce noise (GBN) in the circuits is becoming one of the major challeng...
Main Authors: | , |
---|---|
Other Authors: | |
Format: | Others |
Language: | zh-TW |
Published: |
2011
|
Online Access: | http://ndltd.ncl.edu.tw/handle/34848833533724567649 |
id |
ndltd-TW-099NTU05435070 |
---|---|
record_format |
oai_dc |
spelling |
ndltd-TW-099NTU054350702015-10-16T04:03:08Z http://ndltd.ncl.edu.tw/handle/34848833533724567649 Design of Through Silicon Via Assignments for Minimizing Simultaneous Switching Noise in 3D IC 三維晶片中同時切換雜訊最小化的直通矽晶連通柱擺置設計 Hsiang-Yuan Cheng 鄭翔元 碩士 國立臺灣大學 電信工程學研究所 99 Toward the design trends of high clock frequencies, high power density, low voltage levels, and small size for high-speed digital systems, the simultaneous switching noise (SSN) or ground bounce noise (GBN) in the circuits is becoming one of the major challenges for signal integrity (SI) and power integrity (PI). This paper presents a design methodology to obtain the signal-ground or signal-ground-power through-silicon via (TSV) patterns in the on-chip power delivery network (PDN) with the minimized SSN using a genetic algorithm (GA). For the complex on-chip PDN, the equivalent impedance matrix method is used to calculate the equivalent inductance matrix for desired TSV patterns. The fast computational program to achieve the peak SSN analysis is developed with the simplified I/O buffer model. Based on the proposed methodology, the GA optimization for proper TSV pattern assignments with the various size and signal/ground/power ratios are shown and discussed. Reuy-Beei Wu 吳瑞北 2011 學位論文 ; thesis 72 zh-TW |
collection |
NDLTD |
language |
zh-TW |
format |
Others
|
sources |
NDLTD |
description |
碩士 === 國立臺灣大學 === 電信工程學研究所 === 99 === Toward the design trends of high clock frequencies, high power density, low voltage levels, and small size for high-speed digital systems, the simultaneous switching noise (SSN) or ground bounce noise (GBN) in the circuits is becoming one of the major challenges for signal integrity (SI) and power integrity (PI).
This paper presents a design methodology to obtain the signal-ground or signal-ground-power through-silicon via (TSV) patterns in the on-chip power delivery network (PDN) with the minimized SSN using a genetic algorithm (GA). For the complex on-chip PDN, the equivalent impedance matrix method is used to calculate the equivalent inductance matrix for desired TSV patterns. The fast computational program to achieve the peak SSN analysis is developed with the simplified I/O buffer model. Based on the proposed methodology, the GA optimization for proper TSV pattern assignments with the various size and signal/ground/power ratios are shown and discussed.
|
author2 |
Reuy-Beei Wu |
author_facet |
Reuy-Beei Wu Hsiang-Yuan Cheng 鄭翔元 |
author |
Hsiang-Yuan Cheng 鄭翔元 |
spellingShingle |
Hsiang-Yuan Cheng 鄭翔元 Design of Through Silicon Via Assignments for Minimizing Simultaneous Switching Noise in 3D IC |
author_sort |
Hsiang-Yuan Cheng |
title |
Design of Through Silicon Via Assignments for Minimizing Simultaneous Switching Noise in 3D IC |
title_short |
Design of Through Silicon Via Assignments for Minimizing Simultaneous Switching Noise in 3D IC |
title_full |
Design of Through Silicon Via Assignments for Minimizing Simultaneous Switching Noise in 3D IC |
title_fullStr |
Design of Through Silicon Via Assignments for Minimizing Simultaneous Switching Noise in 3D IC |
title_full_unstemmed |
Design of Through Silicon Via Assignments for Minimizing Simultaneous Switching Noise in 3D IC |
title_sort |
design of through silicon via assignments for minimizing simultaneous switching noise in 3d ic |
publishDate |
2011 |
url |
http://ndltd.ncl.edu.tw/handle/34848833533724567649 |
work_keys_str_mv |
AT hsiangyuancheng designofthroughsiliconviaassignmentsforminimizingsimultaneousswitchingnoisein3dic AT zhèngxiángyuán designofthroughsiliconviaassignmentsforminimizingsimultaneousswitchingnoisein3dic AT hsiangyuancheng sānwéijīngpiànzhōngtóngshíqièhuànzáxùnzuìxiǎohuàdezhítōngxìjīngliántōngzhùbǎizhìshèjì AT zhèngxiángyuán sānwéijīngpiànzhōngtóngshíqièhuànzáxùnzuìxiǎohuàdezhítōngxìjīngliántōngzhùbǎizhìshèjì |
_version_ |
1718092080287318016 |