An IEEE 1500 Compatible Test Wrapper for SoC Debug
碩士 === 國立臺灣大學 === 電子工程學研究所 === 99 === This thesis presents an IEEE 1500 compatible debug test wrapper (DTW) technique to identify the first failing core, the failing cycle and the failing core output in SoC. A two-level design-for-debug (DfD) is proposed in DTW. The firstlevel DfD identifies the fai...
Main Authors: | Jheng-Yang Ciou, 邱証暘 |
---|---|
Other Authors: | Chien-Mo Li |
Format: | Others |
Language: | en_US |
Published: |
2010
|
Online Access: | http://ndltd.ncl.edu.tw/handle/26551354317408551543 |
Similar Items
-
IEEE 1500 Compatible Test Wrapper Design and Validation for At-Speed Delay Testing
by: Tsung-Ping Kao, et al.
Published: (2007) -
Diagnosable Design of SoC Testing Architecture IEEE P1500
by: Chih-Ling Yang, et al.
Published: (2006) -
Secured IEEE 1500 Test Wrapper for Embedded IP Cores
by: Geng-Ming Chiu, et al.
Published: (2008) -
Automating IEEE 1500 wrapper insertion
by: Huss, Niklas
Published: (2009) -
Bus Wrapper Design Methodology in SoC
by: Kuang-Li Wu, et al.
Published: (2002)