Implementation and Analysis of Speculative Flow Control for On-chip Interconnection Network
碩士 === 國立清華大學 === 電機工程學系 === 99 === Flow control mechanism controls buffer usage for packet transmitting from node to node. Speculative flow control has been proposed in [2]. First, we design and implement this flow control mechanism by Verilog HDL. We build up a buffered crosspoint network with spe...
Main Authors: | Sun, Hung-Jen, 孫鴻仁 |
---|---|
Other Authors: | Hsu, Yarsun |
Format: | Others |
Language: | en_US |
Published: |
2011
|
Online Access: | http://ndltd.ncl.edu.tw/handle/80810694416262524747 |
Similar Items
-
Design and implementation of Chip-to-Chip Interconnect ICs
by: Cheng-Che Wu, et al.
Published: (2010) -
Dynamic Task Scheduling with Congestion Speculation for Network-on-Chip
by: Sheng-Ya Tong, et al.
Published: (2010) -
Modeling, evaluation, and implementation of ring-based interconnects for network-on-chip
by: Bourduas, Stephan
Published: (2008) -
SWIFT: A Low-Power Network-On-Chip Implementing the Token Flow Control Router Architecture With Swing-Reduced Interconnects
by: Postman, Jacob, et al.
Published: (2014) -
Design and Implementation of Capacitive Coupling Interconnect for Chip-to-Chip Communication
by: Lin, Shiu-Hui, et al.
Published: (2007)