Die-to-Die Wire-Independent Clock Synchronization for 3D IC
碩士 === 國立清華大學 === 電機工程學系 === 99 === 現今製程技術不斷的進步下,有限平面內所能擺放的電晶體個數將因達到各元件所能容忍的最小尺寸而趨於飽和。三維晶片(3D IC)被認為可有效的解決此問題,透過垂直方向堆疊多個平面以增加擺放面積。這些垂直排列且互相平行的平面則是利用一種稱作穿矽孔(Through Silicon Via, TSV)的橋樑來進行彼此間的溝通。 這篇論文提出了一個新式裸晶與裸晶間( die-to-die )且以全標準元件( Fully cell base )實現的時脈校正( clock synchronization )電路與方法,參考之前的論文,我們...
Main Authors: | Ke, Ji-Wei, 柯智偉 |
---|---|
Other Authors: | Huang, Shi-Yu |
Format: | Others |
Language: | en_US |
Published: |
2011
|
Online Access: | http://ndltd.ncl.edu.tw/handle/41091130936993677473 |
Similar Items
-
An All-digital Delay-locked Loop for 3D ICs Die-to-die Clock Synchronization
by: Chi-Yu Hou, et al.
Published: (2014) -
Automatic DLL-Based Clock Synchronization Scheme for Multi-Die ICs
by: Cheng, Chia-Yuan, et al.
Published: (2018) -
Cutting Wire Tension Analysis for Multi-Wire Saw
by: Chih-Wei Ke, et al.
Published: (2013) -
Micro-Bump Assignment and Inter-Die Routing for 3D ICs
by: Chia-Jen Chang, et al.
Published: (2009) -
Clock Tree Optimization with Prebond Testability in 3D IC
by: Yu-Chang Hung, et al.
Published: (2011)