TSV Count Minimization through Alternative Paths
碩士 === 中原大學 === 電子工程研究所 === 99 === In the design of three-dimensional integrated circuits (3D ICs), through-silicon-vias (TSVs) are used for data transfer across layers. However, TSVs act as obstacles during the stage of placement and routing and have a negative impact on chip yield. Therefore,...
Main Authors: | , |
---|---|
Other Authors: | |
Format: | Others |
Language: | zh-TW |
Published: |
2011
|
Online Access: | http://ndltd.ncl.edu.tw/handle/01760480627212741632 |
id |
ndltd-TW-099CYCU5428038 |
---|---|
record_format |
oai_dc |
spelling |
ndltd-TW-099CYCU54280382015-10-13T20:23:25Z http://ndltd.ncl.edu.tw/handle/01760480627212741632 TSV Count Minimization through Alternative Paths 利用替代路徑最小化三維晶片直通矽晶穿孔數目之方法研究 Chih-Hsien Kuo 郭致顯 碩士 中原大學 電子工程研究所 99 In the design of three-dimensional integrated circuits (3D ICs), through-silicon-vias (TSVs) are used for data transfer across layers. However, TSVs act as obstacles during the stage of placement and routing and have a negative impact on chip yield. Therefore, TSV count minimization is an important topic for 3D IC design. In this thesis, we demonstrate that, at each control step, there often exist idle functional units and idle TSVs. If these idle functional units and idle TSVs can form alternative paths to replace direct TSVs for data transfers, the TSV count can be reduced. Based on the above observation, we propose an ILP (integer linear programming) approach to formally define and solve our problem. Given a high-level synthesis result and a clock period constraint, we use post-processing to utilize alternative paths for the minimization of TSV count. Compared with the previous work, experimental results show that our approach can further reduce TSV count without affecting the circuit performance. Shih-Hsu Huang 黃世旭 2011 學位論文 ; thesis 63 zh-TW |
collection |
NDLTD |
language |
zh-TW |
format |
Others
|
sources |
NDLTD |
description |
碩士 === 中原大學 === 電子工程研究所 === 99 === In the design of three-dimensional integrated circuits (3D ICs), through-silicon-vias (TSVs) are used for data transfer across layers. However, TSVs act as obstacles during the stage of placement and routing and have a negative impact on chip yield. Therefore, TSV count minimization is an important topic for 3D IC design. In this thesis, we demonstrate that, at each control step, there often exist idle functional units and idle TSVs. If these idle functional units and idle TSVs can form alternative paths to replace direct TSVs for data transfers, the TSV count can be reduced. Based on the above observation, we propose an ILP (integer linear programming) approach to formally define and solve our problem. Given a high-level synthesis result and a clock period constraint, we use post-processing to utilize alternative paths for the minimization of TSV count. Compared with the previous work, experimental results show that our approach can further reduce TSV count without affecting the circuit performance.
|
author2 |
Shih-Hsu Huang |
author_facet |
Shih-Hsu Huang Chih-Hsien Kuo 郭致顯 |
author |
Chih-Hsien Kuo 郭致顯 |
spellingShingle |
Chih-Hsien Kuo 郭致顯 TSV Count Minimization through Alternative Paths |
author_sort |
Chih-Hsien Kuo |
title |
TSV Count Minimization through Alternative Paths |
title_short |
TSV Count Minimization through Alternative Paths |
title_full |
TSV Count Minimization through Alternative Paths |
title_fullStr |
TSV Count Minimization through Alternative Paths |
title_full_unstemmed |
TSV Count Minimization through Alternative Paths |
title_sort |
tsv count minimization through alternative paths |
publishDate |
2011 |
url |
http://ndltd.ncl.edu.tw/handle/01760480627212741632 |
work_keys_str_mv |
AT chihhsienkuo tsvcountminimizationthroughalternativepaths AT guōzhìxiǎn tsvcountminimizationthroughalternativepaths AT chihhsienkuo lìyòngtìdàilùjìngzuìxiǎohuàsānwéijīngpiànzhítōngxìjīngchuānkǒngshùmùzhīfāngfǎyánjiū AT guōzhìxiǎn lìyòngtìdàilùjìngzuìxiǎohuàsānwéijīngpiànzhítōngxìjīngchuānkǒngshùmùzhīfāngfǎyánjiū |
_version_ |
1718047386488537088 |