VLSI Architecture Design of Parallel Phase Turbo Decoder
碩士 === 國立臺北科技大學 === 電腦與通訊研究所 === 98 === In this thesis, we proposed a novel parallel phase turbo decoding algorithm for VLSI architecture. Traditional sliding window turbo algorithm exchanges extrinsic information phase by phase, it will induce a long decoding latency. The proposed algorithm ex...
Main Authors: | Min-Sheng Chang 張閔盛, 張閔盛 |
---|---|
Other Authors: | 李文達 |
Format: | Others |
Language: | en_US |
Published: |
2010
|
Online Access: | http://ndltd.ncl.edu.tw/handle/9w5pyu |
Similar Items
-
VLSI Architecture Design of Low Complicated Parallel Turbo Decoder
by: Kuan-Ying Lu, et al.
Published: (2009) -
VLSI Architecture Design of Low Latency Turbo Decoder
by: Chen-Yang Lin, et al.
Published: (2008) -
VLSI Implementation of Fully Parallel LTE Turbo Decoders
by: An Li, et al.
Published: (2016-01-01) -
VLSI implementation of fully-parallel LTE turbo decoders
by: Li, An, et al.
Published: (2016) -
VLSI Architecture Design of Low Power and Low Latency Turbo Decoder
by: Yue-Cheng Tseng, et al.
Published: (2010)